## **PRELIMINARY** CYW43340 Single-Chip, Dual-Band (2.4 GHz/5 GHz) IEEE 802.11 a/b/g/n MAC/ Baseband/Radio with Integrated Bluetooth 4.0 and FM Receiver # **General Description** The Cypress CYW43340 single–chip quad–radio device provides the highest level of integration for a mobile or handheld wireless system, with integrated dual band (2.4 GHz / 5 GHz) IEEE 802.11 a/b/g and single–stream IEEE 802.11n MAC/baseband/radio, Bluetooth 4.0, and FM radio receiver. The CYW43340 includes integrated power amplifiers and LNAs for the 2.4 GHz and 5 GHz WLAN bands, and an integrated 2.4 GHz T/R switch. This greatly reduces the external part count, PCB footprint, and cost of the solution. Using advanced design techniques and process technology to reduce active and idle power, the CYW43340 is designed to address the needs of mobile devices that require minimal power consumption and compact size. It includes a power management unit which simplifies the system power topology and allows for operation directly from a mobile platform battery while maximizing battery life. The CYW43340 implements the highly sophisticated Enhanced Collaborative Coexistence algorithms and hardware mechanisms, allowing for an extremely collaborative Bluetooth coexistence scheme along with coexistence support for external radios (such as cellular and LTE, GPS, WiMAX, and Ultra–Wideband) and a single shared 2.4 GHz antenna for Bluetooth and WLAN. As a result, enhanced overall quality for simultaneous voice, video, and data transmission on a handheld system is achieved. For the WLAN section, two host interface options are included: an SDIO v2.0 interface (including gSPI) and a High-Speed Inter-Chip (HSIC) interface (a USB 2.0 derivative for short-distance on-board connections). An independent, high-speed UART is provided for the Bluetooth host interface. # **Cypress Part Numbering Scheme** Cypress is converting the acquired IoT part numbers from Broadcom to the Cypress part numbering scheme. Due to this conversion, there is no change in form, fit, or function as a result of offering the device with Cypress part number marking. The table provides Cypress ordering part number that matches an existing IoT part number. Table 1. Mapping Table for Part Number between Broadcom and Cypress | Broadcom Part Number | Cypress Part Number | |----------------------|---------------------| | BCM43340 | CYW43340 | | BCM43340XKUBG | CYW43340XKUBG | | BCM43340HKUBG | CYW43340HKUBG | ### **Acronyms and Abbreviations** In most cases, acronyms and abbreviations are defined on first use. For a comprehensive list of acronyms and other terms used in Cypress documents, go to http://www.cypress.com/glossary. ### **Feautures** ### IEEE 802.11x Key Features - Dual-band 2.4 GHz and 5 GHz IEEE 802.11 a/b/g/n - Single-stream IEEE 802.11n support for 20 MHz and 40 MHz channels provides PHY layer rates up to 150 Mbps for typical upper-layer throughput in excess of 90 Mbps. - Supports the IEEE 802.11n STBC (space-time block coding) RX and LDPC (low-density parity check) TX options for improved range and power efficiency. - Supports a single 2.4 GHz antenna shared between WLAN and Bluetooth. - Shared Bluetooth and 2.4 GHz WLAN receive signal path eliminates the need for an external power splitter while maintaining excellent sensitivity for both Bluetooth and WLAN. - Internal fractional nPLL allows support for a wide range of reference clock frequencies - Supports IEEE 802.15.2 external coexistence interface to optimize bandwidth utilization with other co–located wireless technologies such as GPS, WiMAX, or UWB - Supports standard SDIO v2.0 and gSPI (48 MHz) host interfaces. - Alternative host interface supports HSIC v1.0 (short–distance USB device) - Integrated ARM® Cortex-M3<sup>™</sup> processor and on-chip memory for complete WLAN subsystem functionality, minimizing the need to wake up the applications processor for standard WLAN functions. This allows for further minimization of power consumption, while maintaining the ability to field upgrade with future features. On-chip memory includes 512 KB SRAM and 640 KB ROM. - OneDriver™ software architecture for easy migration from existing embedded WLAN and Bluetooth devices as well as future devices. Cypress Semiconductor Corporation Document Number: 002-14943 Rev. \*K 198 Champion Court San Jose, CA 95134-1709 • 408-943-2600 Revised Monday, December 19, 2016 ### Bluetooth and FM Key Features - Complies with Bluetooth Core Specification Version 4.0 with provisions for supporting future specifications. - Bluetooth Class 1 or Class 2 transmitter operation - Supports extended Synchronous Connections (eSCO), for enhanced voice quality by allowing for retransmission of dropped packets. - Adaptive Frequency Hopping (AFH) for reducing radio frequency interference - Interface support: Host Controller Interface (HCI) using a highspeed UART interface and PCM for audio data #### **General Features** - Supports battery voltage range from 2.9V to 4.8V supplies with internal switching regulator. - Programmable dynamic power management - 3072-bit OTP for storing board parameters - Routable on low-cost 1x1 PCB stack-ups - 141-ball WLBGA package(5.67 mm × 4.47 mm, 0.4 mm pitch) - The FM receiver unit supports HCI for communication. - Low power consumption improves battery life of handheld devices. - FM receiver: 76 MHz to 108 MHz FM bands; supports the European Radio Data Systems (RDS) and the North American Radio Broadcast Data System (RBDS) standards - Supports multiple simultaneous Advanced Audio Distribution Profiles (A2DP) for stereo sound. - Automatic frequency detection for standard crystal and TCXO values - Security: - □ WPA™ and WPA2™ (Personal) support for powerful encryption and authentication - □ AES in WLAN hardware for faster data encryption and IEEE 802.11i compatibility - □ Reference WLAN subsystem provides Cisco® Compatible Extensions (CCX, CCX 2.0, CCX 3.0, CCX 4.0, CCX 5.0) - □ Reference WLAN subsystem provides Wi–Fi Protected Setup (WPS) - Worldwide regulatory support: Global products supported with worldwide homologated design Figure 1. Functional Block Diagram ### IoT Resources Cypress provides a wealth of data at <a href="http://www.cypress.com/internet-things-iot">http://www.cypress.com/internet-things-iot</a> to help you to select the right IoT device for your design, and quickly and effectively integrate the device into your design. Cypress provides customer access to a wide range of information, including technical documentation, schematic diagrams, product bill of materials, PCB layout information, and software updates. Customers can acquire technical documentation and software from the Cypress Support Community website (<a href="http://community.cypress.com/">http://community.cypress.com/</a>). | Contents | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1. Introduction4 | | 1.1 Overview4 | | 1.2 Features5 | | 1.3 Standards Compliance6 | | 1.4 Mobile Phone Usage Model7 | | 2. Power Supplies and Power Management8 | | 2.1 Power Supply Topology8 | | 2.2 WLAN Power Management10 | | 2.3 PMU Sequencing10 | | 2.4 Power-Off Shutdown11 | | 2.5 Power-Up/Power-Down/Reset Circuits11 | | 3. Frequency References12 | | 3.1 Crystal Interface and Clock Generation12 | | 3.2 TCXO12 | | 3.3 Frequency Selection | | 3.4 External 32.768 kHz Low-Power Oscillator15 | | 4. Bluetooth + FM Subsystem Overview16 | | 4.1 Features | | 4.2 Bluetooth Radio | | 5. Bluetooth Baseband Core | | 5.1 Bluetooth 4.0 Features | | | | 5.2 Link Control Layer | | 5.3 Test Mode Support | | 5.4 Bluetooth Power Management Unit | | 5.5 Adaptive Frequency Hopping | | 5.6 Advanced Bluetooth/WLAN Coexistence23 | | 5.7 Fast Connection (Interlaced Page and | | Inquiry Scans)23 | | | | 6. Microprocessor and Memory Unit for Bluetooth 24 | | 6.1 RAM, ROM, and Patch Memory24 | | 6.1 RAM, ROM, and Patch Memory24 6.2 Reset24 | | 6.1 RAM, ROM, and Patch Memory | | 6.1 RAM, ROM, and Patch Memory 24 6.2 Reset 24 7. Bluetooth Peripheral Transport Unit 25 7.1 PCM Interface 25 | | 6.1 RAM, ROM, and Patch Memory 24 6.2 Reset 24 7. Bluetooth Peripheral Transport Unit 25 7.1 PCM Interface 25 7.2 UART Interface 33 | | 6.1 RAM, ROM, and Patch Memory 24 6.2 Reset 24 7. Bluetooth Peripheral Transport Unit 25 7.1 PCM Interface 25 7.2 UART Interface 33 7.3 I <sup>2</sup> S Interface 34 | | 6.1 RAM, ROM, and Patch Memory 24 6.2 Reset 24 7. Bluetooth Peripheral Transport Unit 25 7.1 PCM Interface 25 7.2 UART Interface 33 | | 6.1 RAM, ROM, and Patch Memory 24 6.2 Reset 24 7. Bluetooth Peripheral Transport Unit 25 7.1 PCM Interface 25 7.2 UART Interface 33 7.3 I <sup>2</sup> S Interface 34 | | 6.1 RAM, ROM, and Patch Memory 24 6.2 Reset 24 7. Bluetooth Peripheral Transport Unit 25 7.1 PCM Interface 25 7.2 UART Interface 33 7.3 I <sup>2</sup> S Interface 34 8. FM Receiver Subsystem 37 | | 6.1 RAM, ROM, and Patch Memory 24 6.2 Reset 24 7. Bluetooth Peripheral Transport Unit 25 7.1 PCM Interface 25 7.2 UART Interface 33 7.3 I <sup>2</sup> S Interface 34 8. FM Receiver Subsystem 37 8.1 FM Radio 37 8.2 Digital FM Audio Interfaces 37 8.3 Analog FM Audio Interfaces 37 | | 6.1 RAM, ROM, and Patch Memory 24 6.2 Reset 24 7. Bluetooth Peripheral Transport Unit 25 7.1 PCM Interface 25 7.2 UART Interface 33 7.3 I <sup>2</sup> S Interface 34 8. FM Receiver Subsystem 37 8.1 FM Radio 37 8.2 Digital FM Audio Interfaces 37 8.3 Analog FM Audio Interfaces 37 | | 6.1 RAM, ROM, and Patch Memory 24 6.2 Reset 24 7. Bluetooth Peripheral Transport Unit 25 7.1 PCM Interface 25 7.2 UART Interface 33 7.3 I <sup>2</sup> S Interface 34 8. FM Receiver Subsystem 37 8.1 FM Radio 37 8.2 Digital FM Audio Interfaces 37 8.3 Analog FM Audio Interfaces 37 8.4 FM Over Bluetooth 37 | | 6.1 RAM, ROM, and Patch Memory 24 6.2 Reset 24 7. Bluetooth Peripheral Transport Unit 25 7.1 PCM Interface 25 7.2 UART Interface 33 7.3 I <sup>2</sup> S Interface 34 8. FM Receiver Subsystem 37 8.1 FM Radio 37 8.2 Digital FM Audio Interfaces 37 8.3 Analog FM Audio Interfaces 37 8.4 FM Over Bluetooth 37 8.5 eSCO 37 | | 6.1 RAM, ROM, and Patch Memory 24 6.2 Reset 24 7. Bluetooth Peripheral Transport Unit 25 7.1 PCM Interface 25 7.2 UART Interface 33 7.3 I <sup>2</sup> S Interface 34 8. FM Receiver Subsystem 37 8.1 FM Radio 37 8.2 Digital FM Audio Interfaces 37 8.3 Analog FM Audio Interfaces 37 8.4 FM Over Bluetooth 37 8.5 eSCO 37 8.6 Wideband Speech Link 37 | | 6.1 RAM, ROM, and Patch Memory 24 6.2 Reset 24 7. Bluetooth Peripheral Transport Unit 25 7.1 PCM Interface 25 7.2 UART Interface 33 7.3 I <sup>2</sup> S Interface 34 8. FM Receiver Subsystem 37 8.1 FM Radio 37 8.2 Digital FM Audio Interfaces 37 8.3 Analog FM Audio Interfaces 37 8.4 FM Over Bluetooth 37 8.5 eSCO 37 8.6 Wideband Speech Link 37 8.7 A2DP 37 | | 6.1 RAM, ROM, and Patch Memory 24 6.2 Reset 24 7. Bluetooth Peripheral Transport Unit 25 7.1 PCM Interface 25 7.2 UART Interface 33 7.3 I²S Interface 34 8. FM Receiver Subsystem 37 8.1 FM Radio 37 8.2 Digital FM Audio Interfaces 37 8.3 Analog FM Audio Interfaces 37 8.4 FM Over Bluetooth 37 8.5 eSCO 37 8.6 Wideband Speech Link 37 8.7 A2DP 37 8.8 Autotune and Search Algorithms 37 | | 6.1 RAM, ROM, and Patch Memory 24 6.2 Reset 24 7. Bluetooth Peripheral Transport Unit 25 7.1 PCM Interface 25 7.2 UART Interface 33 7.3 I <sup>2</sup> S Interface 34 8. FM Receiver Subsystem 37 8.1 FM Radio 37 8.2 Digital FM Audio Interfaces 37 8.3 Analog FM Audio Interfaces 37 8.4 FM Over Bluetooth 37 8.5 eSCO 37 8.6 Wideband Speech Link 37 8.7 A2DP 37 8.8 Autotune and Search Algorithms 37 8.9 Audio Features 37 | | 6.1 RAM, ROM, and Patch Memory 24 6.2 Reset 24 7. Bluetooth Peripheral Transport Unit 25 7.1 PCM Interface 25 7.2 UART Interface 33 7.3 I²S Interface 34 8. FM Receiver Subsystem 37 8.1 FM Radio 37 8.2 Digital FM Audio Interfaces 37 8.3 Analog FM Audio Interfaces 37 8.4 FM Over Bluetooth 37 8.5 eSCO 37 8.6 Wideband Speech Link 37 8.7 A2DP 37 8.8 Autotune and Search Algorithms 37 8.9 Audio Features 37 8.10 RDS/RBDS 40 | | 6.1 RAM, ROM, and Patch Memory 24 6.2 Reset 24 7. Bluetooth Peripheral Transport Unit 25 7.1 PCM Interface 25 7.2 UART Interface 33 7.3 I²S Interface 34 8. FM Receiver Subsystem 37 8.1 FM Radio 37 8.2 Digital FM Audio Interfaces 37 8.3 Analog FM Audio Interfaces 37 8.4 FM Over Bluetooth 37 8.5 eSCO 37 8.6 Wideband Speech Link 37 8.7 A2DP 37 8.8 Autotune and Search Algorithms 37 8.9 Audio Features 37 8.10 RDS/RBDS 40 9. WLAN Global Functions 41 | | 6.1 RAM, ROM, and Patch Memory 24 6.2 Reset 24 7. Bluetooth Peripheral Transport Unit 25 7.1 PCM Interface 25 7.2 UART Interface 33 7.3 I²S Interface 34 8. FM Receiver Subsystem 37 8.1 FM Radio 37 8.2 Digital FM Audio Interfaces 37 8.3 Analog FM Audio Interfaces 37 8.4 FM Over Bluetooth 37 8.5 eSCO 37 8.6 Wideband Speech Link 37 8.7 A2DP 37 8.8 Autotune and Search Algorithms 37 8.9 Audio Features 37 8.10 RDS/RBDS 40 9. WLAN Global Functions 41 9.1 WLAN CPU and Memory Subsystem 41 | | 6.1 RAM, ROM, and Patch Memory 24 6.2 Reset 24 7. Bluetooth Peripheral Transport Unit 25 7.1 PCM Interface 25 7.2 UART Interface 33 7.3 I²S Interface 34 8. FM Receiver Subsystem 37 8.1 FM Radio 37 8.2 Digital FM Audio Interfaces 37 8.3 Analog FM Audio Interfaces 37 8.4 FM Over Bluetooth 37 8.5 eSCO 37 8.6 Wideband Speech Link 37 8.7 A2DP 37 8.8 Autotune and Search Algorithms 37 8.9 Audio Features 37 8.10 RDS/RBDS 40 9. WLAN Global Functions 41 9.1 WLAN CPU and Memory Subsystem 41 9.2 One-Time Programmable Memory 41 | | 6.1 RAM, ROM, and Patch Memory 24 6.2 Reset 24 7. Bluetooth Peripheral Transport Unit 25 7.1 PCM Interface 25 7.2 UART Interface 33 7.3 I <sup>2</sup> S Interface 34 8. FM Receiver Subsystem 37 8.1 FM Radio 37 8.2 Digital FM Audio Interfaces 37 8.3 Analog FM Audio Interfaces 37 8.4 FM Over Bluetooth 37 8.5 eSCO 37 8.6 Wideband Speech Link 37 8.7 A2DP 37 8.8 Autotune and Search Algorithms 37 8.9 Audio Features 37 8.10 RDS/RBDS 40 9. WLAN Global Functions 41 9.1 WLAN CPU and Memory Subsystem 41 9.2 One-Time Programmable Memory 41 9.3 GPIO Interface 41 | | 6.1 RAM, ROM, and Patch Memory 24 6.2 Reset 24 7. Bluetooth Peripheral Transport Unit 25 7.1 PCM Interface 25 7.2 UART Interface 33 7.3 I <sup>2</sup> S Interface 34 8. FM Receiver Subsystem 37 8.1 FM Radio 37 8.2 Digital FM Audio Interfaces 37 8.3 Analog FM Audio Interfaces 37 8.4 FM Over Bluetooth 37 8.5 eSCO 37 8.6 Wideband Speech Link 37 8.7 A2DP 37 8.8 Autotune and Search Algorithms 37 8.9 Audio Features 37 8.10 RDS/RBDS 40 9. WLAN Global Functions 41 9.1 WLAN CPU and Memory Subsystem 41 9.2 One-Time Programmable Memory 41 9.3 GPIO Interface 41 9.4 External Coexistence Interface 41 | | 6.1 RAM, ROM, and Patch Memory 24 6.2 Reset 24 7. Bluetooth Peripheral Transport Unit 25 7.1 PCM Interface 25 7.2 UART Interface 33 7.3 I <sup>2</sup> S Interface 34 8. FM Receiver Subsystem 37 8.1 FM Radio 37 8.2 Digital FM Audio Interfaces 37 8.3 Analog FM Audio Interfaces 37 8.4 FM Over Bluetooth 37 8.5 eSCO 37 8.6 Wideband Speech Link 37 8.7 A2DP 37 8.8 Autotune and Search Algorithms 37 8.9 Audio Features 37 8.10 RDS/RBDS 40 9. WLAN Global Functions 41 9.1 WLAN CPU and Memory Subsystem 41 9.2 One-Time Programmable Memory 41 9.3 GPIO Interface 41 9.4 External Coexistence Interface 41 9.5 UART Interface 42 | | 6.1 RAM, ROM, and Patch Memory 24 6.2 Reset 24 7. Bluetooth Peripheral Transport Unit 25 7.1 PCM Interface 25 7.2 UART Interface 33 7.3 I <sup>2</sup> S Interface 34 8. FM Receiver Subsystem 37 8.1 FM Radio 37 8.2 Digital FM Audio Interfaces 37 8.3 Analog FM Audio Interfaces 37 8.4 FM Over Bluetooth 37 8.5 eSCO 37 8.6 Wideband Speech Link 37 8.7 A2DP 37 8.8 Autotune and Search Algorithms 37 8.9 Audio Features 37 8.10 RDS/RBDS 40 9. WLAN Global Functions 41 9.1 WLAN CPU and Memory Subsystem 41 9.2 One-Time Programmable Memory 41 9.3 GPIO Interface 41 9.4 External Coexistence Interface 41 9.5 UART Interface 42 9.6 JTAG Interface 42 | | 6.1 RAM, ROM, and Patch Memory 24 6.2 Reset 24 7. Bluetooth Peripheral Transport Unit 25 7.1 PCM Interface 25 7.2 UART Interface 33 7.3 I <sup>2</sup> S Interface 34 8. FM Receiver Subsystem 37 8.1 FM Radio 37 8.2 Digital FM Audio Interfaces 37 8.3 Analog FM Audio Interfaces 37 8.4 FM Over Bluetooth 37 8.5 eSCO 37 8.6 Wideband Speech Link 37 8.7 A2DP 37 8.8 Autotune and Search Algorithms 37 8.9 Audio Features 37 8.10 RDS/RBDS 40 9. WLAN Global Functions 41 9.1 WLAN CPU and Memory Subsystem 41 9.2 One-Time Programmable Memory 41 9.3 GPIO Interface 41 9.4 External Coexistence Interface 41 9.5 UART Interface 42 9.6 JTAG Interface 42 10. WLAN Host Interfaces 43 | | 6.1 RAM, ROM, and Patch Memory 24 6.2 Reset 24 7. Bluetooth Peripheral Transport Unit 25 7.1 PCM Interface 25 7.2 UART Interface 33 7.3 I <sup>2</sup> S Interface 34 8. FM Receiver Subsystem 37 8.1 FM Radio 37 8.2 Digital FM Audio Interfaces 37 8.3 Analog FM Audio Interfaces 37 8.4 FM Over Bluetooth 37 8.5 eSCO 37 8.6 Wideband Speech Link 37 8.7 A2DP 37 8.8 Autotune and Search Algorithms 37 8.9 Audio Features 37 8.10 RDS/RBDS 40 9. WLAN Global Functions 41 9.1 WLAN CPU and Memory Subsystem 41 9.2 One-Time Programmable Memory 41 9.3 GPIO Interface 41 9.4 External Coexistence Interface 41 9.5 UART Interface 42 9.6 JTAG Interface 42 10. WLAN Host Interfaces 43 10.1 SDIO v2.0 43 | | 6.1 RAM, ROM, and Patch Memory 24 6.2 Reset 24 7. Bluetooth Peripheral Transport Unit 25 7.1 PCM Interface 25 7.2 UART Interface 33 7.3 I <sup>2</sup> S Interface 34 8. FM Receiver Subsystem 37 8.1 FM Radio 37 8.2 Digital FM Audio Interfaces 37 8.3 Analog FM Audio Interfaces 37 8.4 FM Over Bluetooth 37 8.5 eSCO 37 8.6 Wideband Speech Link 37 8.7 A2DP 37 8.8 Autotune and Search Algorithms 37 8.9 Audio Features 37 8.10 RDS/RBDS 40 9. WLAN Global Functions 41 9.1 WLAN CPU and Memory Subsystem 41 9.2 One-Time Programmable Memory 41 9.3 GPIO Interface 41 9.4 External Coexistence Interface 41 9.5 UART Interface 42 9.6 JTAG Interface 42 10. WLAN Host Interfaces 43 | | 11. Wireless LAN MAC and PHY | | |-------------------------------------------------------|------| | 11.1 MAC Features | | | 11.2 WLAN PHY Description | | | 12. WLAN Radio Subsystem | | | 12.1 Receiver Path | | | 12.2 Transmit Path | | | 12.3 Calibration | | | 13. Pinout and Signal Descriptions | 60 | | 13.1 Signal Assignments | | | 13.2 Signal Descriptions | | | 13.3 I/O States | | | 14. DC Characteristics | | | 14.1 Absolute Maximum Ratings | | | 14.2 Environmental Ratings | | | 14.3 Electrostatic Discharge Specifications | 72 | | 14.4 Recommended Operating Conditions | | | and DC Characteristics | | | 15. Bluetooth RF Specifications | | | 16. FM Receiver Specifications | | | 17. WLAN RF Specifications | 87 | | 17.1 Introduction | | | 17.2 2.4 GHz Band General RF Specifications | 88 | | 17.3 WLAN 2.4 GHz Receiver Performance | 00 | | Specifications | 88 | | Specifications | 01 | | 17.5 WLAN 5 GHz Receiver Performance | 91 | | Specifications | 02 | | 17.6 WLAN 5 GHz Transmitter Performance | 92 | | Specifications | 04 | | 17.7 General Spurious Emissions Specifications | | | 18. Internal Regulator Electrical Specifications | | | 18.1 Core Buck Switching Regulator | 96 | | 18.2 3.3V LDO (LDO3P3) | | | 18.3 2.5V LDO (LDO2P5) | | | 18.4 HSICDVDD LDO | | | 18.5 CLDO | | | 18.6 LNLDO | | | 19. System Power Consumption | | | 19.1 WLAN Current Consumption | | | 19.2 Bluetooth, BLE, and FM Current Consumption | | | 20. Interface Timing and AC Characteristics | | | 20.1 SDIO/gSPI Timing | | | 20.2 HSIC Interface Specifications | | | 20.3 JTAG Timing | | | 21. Power-Up Sequence and Timing | | | 21.1 Sequencing of Reset and Regulator | | | Control Signals | .107 | | 22. Package Information | | | 22.1 Package Thermal Characteristics | | | 22.2 Junction Temperature Estimation and $PSI_{JT}$ V | | | THETA <sub>JC</sub> | | | 22.3 Environmental Characteristics | | | 23. Mechanical Information | | | 24. Ordering Information | | | Document History | | | Sales, Solutions, and Legal Information | 116 | ### 1. Introduction ### 1.1 Overview The Cypress CYW43340 single-chip device provides the highest level of integration for a mobile or handheld wireless system, with integrated IEEE 802.1 a/b/g/n MAC/baseband/radio, Bluetooth 4.0, and FM RX. It provides a small form-factor solution with minimal external components to drive down cost for mass volumes and allows for handheld device flexibility in size, form, and function. Comprehensive power management circuitry and software ensure the system can meet the needs of highly mobile devices that require minimal power consumption and reliable operation. Figure 2 shows the interconnect of all the major physical blocks in the CYW43340 and their associated external interfaces, which are described in greater detail in the following sections. ### 1.2 Features The CYW43340 supports the following WLAN, Bluetooth, and FM features: - IEEE 802.11a/b/g/n dual-band radio with internal Power Amplifiers, LNAs, and T/R switches - Bluetooth v4.0 with integrated Class 1 PA - Concurrent Bluetooth, FM (RX) RDS/RBDS, and WLAN operation - On-chip WLAN driver execution capable of supporting IEEE 802.11 functionality - Single- and dual-antenna support - □ Single antenna with shared LNA - □ Simultaneous BT/WLAN receive with single antenna - WLAN host interface options: - □ SDIO v2.0, including default and high-speed timing. - □ gSPI—up to 48 MHz clock rate - ☐ HSIC (USB device interface for short distance on-board applications) - BT host digital interface (can be used concurrently with above interfaces): - □ UART (up to 4 Mbps) - ECI—enhanced coexistence support, ability to coordinate BT SCO transmissions around WLAN receives - I<sup>2</sup>S/PCM for FM/BT audio, HCI for FM block control - HCI high-speed UART (H4, H5) transport support - Wideband speech support (16 bits linear data, MSB first, left justified at 4K samples/s for transparent air coding, both through I<sup>2</sup>S and PCM interface) - Bluetooth SmartAudio<sup>®</sup> technology improves voice and music quality to headsets - Bluetooth low power inquiry and page scan - Bluetooth Low Energy (BLE) support - Bluetooth Packet Loss Concealment (PLC) - Bluetooth Wideband Speech (WBS) - FM advanced internal antenna support - FM auto search/tuning functions - FM multiple audio routing options: I<sup>2</sup>S, PCM, eSCO, A2DP - FM mono-stereo blend and switch, and soft mute support - FM audio pause detect support - Audio rate-matching algorithms - Multiple simultaneous A2DP audio stream - FM over Bluetooth operation and on-chip stereo headset emulation ### 1.3 Standards Compliance The CYW43340 supports the following standards: - Bluetooth 4.0 (including Bluetooth Low Energy) - 76 MHz to 108 MHz FM bands (US, Europe, and Japan) - IEEE 802.11n—Handheld Device Class (Section 11) - IEEE 802.11a - IEEE 802.11b - IEEE 802.11g - IEEE 802.11d - IEEE 802.11h - IEEE 802.11i The CYW43340 will support the following future drafts/standards: - IEEE 802.11r—Fast Roaming (between APs) - IEEE 802.11k—Resource Management - IEEE 802.11w—Secure Management Frames - IEEE 802.11 Extensions: - □ IEEE 802.11e QoS Enhancements (as per the WMM® specification is already supported) - ☐ IEEE 802.11h 5 GHz Extensions - □ IEEE 802.11i MAC Enhancements - □ IEEE 802.11r Fast Roaming Support - □ IEEE 802.11k Radio Resource Measurement The CYW43340 supports the following security features and proprietary protocols: - Security: - □ WEP - □ WPA™ Personal - □ WPA2™ Personal - $\square$ WMM - □ WMM-PS (U-APSD) - □ WMM-SA - □ WAPI - □ AES (Hardware Accelerator) - □ TKIP (host-computed) - □ CKIP (SW Support) - Proprietary Protocols: - □ CCXv2 - □ CCXv3 - □ CCXv4 - □ CCXv5 - IEEE 802.15.2 Coexistence Compliance—on silicon solution compliant with IEEE 3 wire requirements ### 1.4 Mobile Phone Usage Model The CYW43340 incorporates a number of unique features to simplify integration into mobile phone platforms. Its flexible PCM and UART interfaces enable it to transparently connect with the existing circuits. In addition, the TCXO and LPO inputs allow the use of existing handset features to further minimize the size, power, and cost of the complete system. - The PCM interface provides multiple modes of operation to support both master and slave as well as hybrid interfacing to single or multiple external codec devices. - The UART interface supports hardware flow control with tight integration to power control sideband signaling to support the lowest power operation. - The TCXO interface accommodates any of the typical reference frequencies used by cell phones. - FM digital interfaces can use either I<sup>2</sup>S, PCM, or stereo analog output (an analog FM receiver interface is available for legacy systems.) - The highly linear design of the radio transceiver ensures that the device has the lowest spurious emissions output regardless of the state of operation. It has been fully characterized in the global cellular bands. - The transceiver design has excellent blocking (eliminating desensitization of the Bluetooth receiver) and intermodulation performance (distortion of the transmitted signal caused by the mixing of the cellular and Bluetooth transmissions) in the presence of a any cellular transmission (GSM<sup>®</sup>, GPRS, CDMA, WCDMA, or iDEN). Minimal external filtering is required for integration inside the handset. The CYW43340 is designed to provide direct interface with new and existing handset designs as shown in Figure 3. # 2. Power Supplies and Power Management ### 2.1 Power Supply Topology One Buck regulator, multiple LDO regulators, and a Power Management Unit (PMU) are integrated into the CYW43340. All regulators are programmable via the PMU. These blocks simplify power supply design for Bluetooth, WLAN, and FM in embedded designs. A single VBAT (2.9–4.8V) and VIO supply (1.8V to 3.3V) can be used, with all additional voltages being provided by the regulators in the CYW43340. Two control signals, BT\_REG\_ON and WL\_REG\_ON, are used to power-up the regulators and take the respective section out of reset. The CBUCK CLDO and LNLDO power up when any of the reset signals are deasserted. All regulators are powered down only when both BT\_REG\_ON and WL\_REG\_ON are deasserted. The CLDO and LNLDO may be turned off/on based on the dynamic demands of the digital baseband. The CYW43340 allows for an extremely low power-consumption mode by completely shutting down the CBUCK, CLDO, and LNDLO regulators. When in this state, LPLDO1 and LPLDO2 (which are low-power linear regulators that are supplied by the system VIO supply) provide the CYW43340 with all the voltages it requires, further reducing leakage currents. #### 2.1.1 CYW43340 PMU Features - VBAT to 1.35Vout (372 mA maximum) Core-Buck (CBUCK) switching regulator - VBAT to 3.3Vout (450 mA maximum) LDO3P3 (external-capacitor) - VBAT to 2.5Vout (70 mA maximum) LDO2P5 (external-capacitor) - 1.35V to 1.2Vout (100 mA maximum) LNLDO (external-capacitor) - 1.35V to 1.2Vout (150 mA maximum) CLDO (external-capacitor) - 1.35V to 1.2Vout (80 mA maximum) HSICDVDD LDO (external-capacitor) - Additional internal LDOs (not externally accessible) Figure 4 on page 9 shows the regulators and a typical power topology. Figure 4. Typical Power Topology ### 2.2 WLAN Power Management The CYW43340 has been designed with the stringent power consumption requirements of mobile devices in mind. All areas of the chip design are optimized to minimize power consumption. Silicon processes and cell libraries were chosen to reduce leakage current and supply voltages. Additionally, the CYW43340 integrated RAM is a high Vt memory with dynamic clock control. The dominant supply current consumed by the RAM is leakage current only. Additionally, the CYW43340 includes an advanced WLAN power management unit (PMU) sequencer. The PMU sequencer provides significant power savings by putting the CYW43340 into various power management states appropriate to the current environment and activities that are being performed. The power management unit enables and disables internal regulators, switches, and other blocks based on a computation of the required resources and a table that describes the relationship between resources and the time needed to enable and disable them. Power up sequences are fully programmable. Configurable, free-running counters (running at 32.768 kHz LPO clock) in the PMU sequencer are used to turn on/turn off individual regulators and power switches. Clock speeds are dynamically changed (or gated altogether) for the current mode. Slower clock speeds are used wherever possible. The CYW43340 WLAN power states are described as follows: - Active mode—All WLAN blocks in the CYW43340 are powered up and fully functional with active carrier sensing and frame transmission and receiving. All required regulators are enabled and put in the most efficient mode based on the load current. Clock speeds are dynamically adjusted by the PMU sequencer. - Doze mode—The radio, analog domains, and most of the linear regulators are powered down. The rest of the CYW43340 remains powered up in an IDLE state. All main clocks (PLL, crystal oscillator or TCXO) are shut down to reduce active power to the minimum. The 32.768 kHz LPO clock is available only for the PMU sequencer. This condition is necessary to allow the PMU sequencer to wake up the chip and transition to Active mode. In Doze mode, the primary power consumed is due to leakage current. - Deep-sleep mode—Most of the chip including both analog and digital domains and most of the regulators are powered off. Logic states in the digital core are saved and preserved into a retention memory in the always-ON domain before the digital core is powered off. Upon a wake-up event triggered by the PMU timers, an external interrupt or a host resume through the HSIC or SDIO bus, logic states in the digital core are restored to their pre-deep-sleep settings to avoid lengthy HW re-initialization. - Power-down mode—The CYW43340 is effectively powered off by shutting down all internal regulators. The chip is brought out of this mode by external logic re-enabling the internal regulators. ### 2.3 PMU Sequencing The PMU sequencer is responsible for minimizing system power consumption. It enables and disables various system resources based on a computation of the required resources and a table that describes the relationship between resources and the time needed to enable and disable them. Resource requests may come from several sources: clock requests from cores, the minimum resources defined in the Resource Min register, and the resources requested by any active resource request timers. The PMU sequencer maps clock requests into a set of resources required to produce the requested clocks. Each resource is in one of four states: enabled, disabled, transition\_on, and transition\_off and has a timer that contains 0 when the resource is enabled or disabled and a non-zero value in the transition states. The timer is loaded with the time\_on or time\_off value of the resource when the PMU determines that the resource must be enabled or disabled. That timer decrements on each 32.768 kHz PMU clock. When it reaches 0, the state changes from transition\_off to disabled or transition\_on to enabled. If the time\_on value is 0, the resource can go immediately from disabled to enabled. Similarly, a time\_off value of 0 indicates that the resource can go immediately from enabled to disabled. The terms enable sequence and disable sequence refer to either the immediate transition or the timer load-decrement sequence. During each clock cycle, the PMU sequencer performs the following actions: - 1. Computes the required resource set based on requests and the resource dependency table. - 2. Decrements all timers whose values are non zero. If a timer reaches 0, the PMU clears the ResourcePending bit for the resource and inverts the ResourceState bit. - 3. Compares the request with the current resource status and determines which resources must be enabled or disabled. - 4. Initiates a disable sequence for each resource that is enabled, no longer being requested, and has no powered up dependents. - 5. Initiates an enable sequence for each resource that is disabled, is being requested, and has all of its dependencies enabled. Document Number: 002-14943 Rev. \*K Page 11 of 116 ### 2.4 Power-Off Shutdown The CYW43340 provides a low-power shutdown feature that allows the device to be turned off while the host, and any other devices in the system, remain operational. When the CYW43340 is not needed in the system, VDDIO\_RF and VDDC are shut down while VDDIO remains powered. This allows the CYW43340 to be effectively off while keeping the I/O pins powered so that they do not draw extra current from any other devices connected to the I/O. During a low-power shut-down state, provided VDDIO remains applied to the CYW43340, all outputs are tristated, and most inputs signals are disabled. Input voltages must remain within the limits defined for normal operation. This is done to prevent current paths or create loading on any digital signals in the system, and enables the CYW43340 to be fully integrated in an embedded device and take full advantage of the lowest power-savings modes. Two signals on the CYW43340, the frequency reference input (WRF\_XTAL\_CAB\_OP) and the LPO\_IN input, are designed to be high-impedance inputs that do not load down the driving signal even if the chip does not have VDDIO power applied to it. When the CYW43340 is powered on from this state, it is the same as a normal power-up and the device does not retain any information about its state from before it was powered down. ## 2.5 Power-Up/Power-Down/Reset Circuits The CYW43340 has two signals (see Table 2) that enable or disable the Bluetooth and WLAN circuits and the internal regulator blocks, allowing the host to control power consumption. For timing diagrams of these signals and the required power-up sequences, see Section 21.: "Power-Up Sequence and Timing," on page 107. Table 2. Power-Up/Power-Down/Reset Control Signals | Signal | Description | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WL_REG_ON | This signal is used by the PMU (with BT_REG_ON) to power up the WLAN section. It is also OR-gated with the BT_REG_ON input to control the internal CYW43340 regulators. When this pin is high, the regulators are enabled and the WLAN section is out of reset. When this pin is low, the WLAN section is in reset. If BT_REG_ON and WL_REG_ON are both low, the regulators are disabled. This pin has an internal 200 k $\Omega$ pull-down resistor that is enabled by default. It can be disabled through programming. | | BT_REG_ON | This signal is used by the PMU (with WL_REG_ON) to decide whether or not to power down the internal CYW43340 regulators. If BT_REG_ON and WL_REG_ON are low, the regulators will be disabled. This pin has an internal 200 k $\Omega$ pull-down resistor that is enabled by default. It can be disabled through programming. | Document Number: 002-14943 Rev. \*K # 3. Frequency References An external crystal is used for generating all radio frequencies and normal operation clocking. As an alternative, an external frequency reference driven by a temperature-compensated crystal oscillator (TCXO) signal may be used. In addition, a low-power oscillator (LPO) is provided for lower power mode timing. Note: The crystal and TCXO implementations have different power supplies (WRF\_XTAL\_VDD1P2 for crystal, WRF\_TCXO\_VDD for TCXO). ### 3.1 Crystal Interface and Clock Generation using a wide selection of frequency references. The CYW43340 can use an external crystal to provide a frequency reference. The recommended configuration for the crystal oscillator including all external components is shown in Figure 5. Consult the reference schematics for the latest configuration. A fractional-N synthesizer in the CYW43340 generates the radio frequencies, clocks, and data/packet timing, enabling it to operate For SDIO and HSIC applications the default frequency reference is a 37.4 MHz crystal or TCXO. The signal characteristics for the crystal interface are listed in Table 3 on page 13. Note: Although the fractional-N synthesizer can support alternative reference frequencies, frequencies other than the default require support to be added in the driver, plus additional extensive system testing. Contact Cypress for further details. ### **3.2 TCXO** As an alternative to a crystal, an external precision TCXO can be used as the frequency reference, provided that it meets the Phase Noise requirements listed in Table 3. When the clock is provided by an external TCXO, there are two possible connection methods, as shown in Figure 6 and Figure 7: - 1. If the TCXO is dedicated to driving the CYW43340, it should be connected to the WRF\_XTAL\_OP pin through an external 1000 pF coupling capacitor, as shown in Figure 6. The internal clock buffer connected to this pin will be turned OFF when the CYW43340 goes into sleep mode. When the clock buffer turns ON and OFF there will be a small impedance variation. If the TCXO is to be shared with another device, such as a GPS receiver, and impedance variation is not allowed, a dedicated external clock buffer will be needed. Power must be supplied to the WRF\_XTAL\_VDD1P2 pin. - 2. For 2.4 GHz operation only, an alternative is to DC-couple the TCXO to the WRF\_TCXO\_CK pin, as shown in Figure 7. Use this method when the same TCXO is shared with other devices and a change in the input impedance is not acceptable because it may cause a frequency shift that cannot be tolerated by the other device sharing the TCXO. This pin is connected to a clock buffer powered from WRF\_TCXO\_VDD. If the power supply to this buffer is always on (even in sleep mode), the clock buffer is always on, thereby ensuring a constant input impedance in all states of the device. The maximum current drawn from WRF\_TCXO\_VDD is approximately 500 μA. Figure 6. Recommended Circuit to Use with an External Dedicated TCXO Figure 7. Recommended Circuit to Use with an External Shared TCXO Table 3. Crystal Oscillator and External Clock – Requirements and Performance | Parameter | Conditions/Notes | | Crystal <sup>a</sup> | | External Frequency<br>Reference <sup>b,c</sup> | | | | |----------------------------------|-----------------------------------------|------------------|----------------------|-----------|------------------------------------------------|------|------|-------------------| | | | Min | Тур | Max | Min | Тур | Max | Units | | Frequency | _ | Betwee | n 19.2 N | 1Hz and 5 | 2 MHz <sup>d,e</sup> | : | • | • | | Crystal load capacitance | _ | = | 12 | _ | _ | _ | _ | pF | | ESR | _ | _ | - | 60 | <b> </b> - | Ī- | _ | Ω | | Drive level | External crystal requirement | 200 <sup>f</sup> | - | _ | <u> </u> | - | _ | μW | | Input impedance (WRF_X- | Resistive | 30k | 100k | _ | 30k | 100k | _ | Ω | | TÁL_OP) | Capacitive | _ | - | 7.5 | <b> </b> - | Ī- | 7.5 | pF | | Input impedance<br>(WRF_TCXO_IN) | Resistive | _ | - | _ | 30k | 100k | _ | Ω | | (WRF_ICXO_IN) | Capacitive | _ | - | _ | <u> </u> | - | 4 | pF | | WRF_XTAL_OP<br>InputTow level | DC-coupled digital signal | _ | _ | _ | 0 | _ | 0.2 | V | | WRF_XTAL_OP<br>Input high level | DC-coupled digital signal | - | _ | - | 1.0 | - | 1.26 | V | | WRF_XTAL_OP input voltage | AC-coupled analog signal (see Figure 6) | - | _ | - | 400 | - | 1200 | mV <sub>p-p</sub> | | WRF_TCXO_IN<br>Input voltage | DC-coupled analog signal (see Figure 7) | _ | _ | _ | 400 | _ | 1980 | mV <sub>p-p</sub> | Table 3. Crystal Oscillator and External Clock - Requirements and Performance (Cont.) | Parameter | Conditions/Notes | Crystal <sup>a</sup> | | External Frequency<br>Reference <sup>b,c</sup> | | | | | |-------------------------------------------------------------------------------|---------------------------------------------|----------------------|-----|------------------------------------------------|-----|-----|------|--------| | | | Min | Тур | Max | Min | Тур | Max | Units | | Frequency tolerance over the lifetime of the equipment, including temperature | Without trimming | -20 | - | 20 | -20 | - | 20 | ppm | | Duty cycle | 37.4 MHz clock | _ | _ | _ | 40 | 50 | 60 | % | | Phase Noise | 37.4 MHz clock at 10 kHz offset | _ | _ | _ | _ | _ | -131 | dBc/Hz | | (802.11b/g) | 37.4 MHz clock at 100 kHz or greater offset | - | - | - | - | - | -138 | dBc/Hz | | Phase Noise | 37.4 MHz clock at 10 kHz offset | _ | _ | _ | _ | _ | -139 | dBc/Hz | | (802.11a) | 37.4 MHz clock at 100 kHz or greater offset | - | - | - | - | - | -146 | dBc/Hz | | Phase Noise | 37.4 MHz clock at 10 kHz offset | _ | _ | _ | _ | _ | -136 | dBc/Hz | | (802.11n, 2.4 GHz) | 37.4 MHz clock at 100 kHz or greater offset | - | - | - | - | - | -143 | dBc/Hz | | Phase Noise | 37.4 MHz clock at 10 kHz offset | _ | _ | _ | - | _ | -144 | dBc/Hz | | (802.11n, 5 GHz) | 37.4 MHz clock at 100 kHz or greater offset | _ | - | - | - | - | -151 | dBc/Hz | a.(Crystal) Use WRF\_XTAL\_OP and WRF\_XTAL\_ON, internal power to pin WRF\_XTAL\_VDD1P2. e.The frequency step size is approximately 80 Hz resolution. f.The crystal should be capable of handling a 200uW drive level from the CYW43340. #### 3.3 Frequency Selection Any frequency within the ranges specified for the crystal and TCXO reference may be used. These include not only the standard handset reference frequencies of 19.2, 19.44, 19.68, 19.8, 20, 26, 37.4, and 52 MHz, but also other frequencies in this range, with approximately 80 Hz resolution. The CYW43340 must have the reference frequency set correctly in order for any of the UART or PCM interfaces to function correctly, since all bit timing is derived from the reference frequency. Note: The fractional-N synthesizer can support many reference frequencies. However, frequencies other than the default require support to be added in the driver plus additional, extensive system testing. Contact Cypress for further details. The reference frequency for the CYW43340 may be set in the following ways: - Set the xtalfreq=xxxxx parameter in the nvram.txt file (used to load the driver) to correctly match the crystal frequency. - Auto-detect any of the standard handset reference frequencies using an external LPO clock. For applications such as handsets and portable smart communication devices, where the reference frequency is one of the standard frequencies commonly used, the CYW43340 automatically detects the reference frequency and programs itself to the correct reference frequency. In order for auto frequency detection to work correctly, the CYW43340 must have a valid and stable 32.768 kHz LPO clock that meets the requirements listed in Table 4 on page 15 and is present during power-on reset. Document Number: 002-14943 Rev. \*K Page 15 of 116 b.(TCXO) See "TCXO" on page 12 for alternative connection methods. c.For a clock reference other than 37.4 MHz, 20 × log10(f/ 37.4) dB should be added to the limits, where f = the reference clock frequency in MHz. d.BT\_TM6 should be tied low for a 52 MHz clock reference. For other frequencies, BT\_TM6 should be tied high. Note that 52 MHz is not an auto-detected frequency using the LPO clock. ## 3.4 External 32.768 kHz Low-Power Oscillator The CYW43340 uses a secondary low frequency clock for low-power-mode timing. Either the internal low-precision LPO or an external 32.768 kHz precision oscillator is required. The internal LPO frequency range is approximately 33 kHz ± 30% over process, voltage, and temperature, which is adequate for some applications. However, a trade-off caused by this wide LPO tolerance is a small current consumption increase during WLAN power save mode that is incurred by the need to wake up earlier to avoid missing beacons. Whenever possible, the preferred approach for WLAN is to use a precision external 32.768 kHz clock that meets the requirements listed in Table 4. Note: BTFM operations require the use of an external LPO that meets the requirements listed in Table 4. Table 4. External 32.768 kHz Sleep Clock Specifications | Parameter | LPO Clock | Units | |----------------------------------------|--------------------------|---------| | Nominal input frequency | 32.768 | kHz | | Frequency accuracy | ±200 | ppm | | Duty cycle | 30–70 | % | | Input signal amplitude | 200–1800 | mV, p-p | | Signal type | Square-wave or sine-wave | _ | | Input impedance <sup>a</sup> | >100k<br><5 | Ω<br>pF | | Clock jitter (during initial start-up) | <10,000 | ppm | a. When power is applied or switched off. # 4. Bluetooth + FM Subsystem Overview The Cypress CYW43340 is a Bluetooth 4.0-compliant, baseband processor/2.4 GHz transceiver with an integrated FM/RDS/RBDS receiver. It features the highest level of integration and eliminates all critical external components, thus minimizing the footprint, power consumption, and system cost of a Bluetooth plus FM radio solution. The CYW43340 is the optimal solution for any Bluetooth voice and/or data application that also requires an FM radio receiver. The Bluetooth subsystem presents a standard Host Controller Interface (HCI) via a high speed UART and PCM for audio. The FM subsystem supports the HCI control interface as well as I<sup>2</sup>S, PCM, and stereo analog interfaces. The CYW43340 incorporates all Bluetooth 4.0 features including BR/EDR and LE. The CYW43340 Bluetooth radio transceiver provides enhanced radio performance to meet the most stringent mobile phone temperature applications and the tightest integration into mobile handsets and portable devices. It is fully compatible with any of the standard TCXO frequencies and provides full radio compatibility to operate simultaneously with GPS, WLAN, and cellular radios. The Bluetooth transmitter also features a Class 1 power amplifier with Class 2 capability. #### 4.1 Features ### Major Bluetooth features of the CYW43340 include: - Supports key features of upcoming Bluetooth standards - Fully supports Bluetooth Core Specification version 4.0 features - UART baud rates up to 4 Mbps - Supports all Bluetooth 4.0 packet types - Supports maximum Bluetooth data rates over HCI UART - Multipoint operation with up to seven active slaves - ☐ Maximum of seven simultaneous active ACL links - □ Maximum of three simultaneous active SCO and eSCO connections with scatternet support - Trigger Broadcom fast connect (TBFC) - Narrowband and wideband packet loss concealment - Scatternet operation with up to four active piconets with background scan and support for scatter mode - High-speed HCI UART transport support with low-power out-of-band BT\_DEV\_WAKE and BT\_HOST\_WAKE signaling (see "Host Controller Power Management" on page 20) - Channel quality driven data rate and packet type selection - Standard Bluetooth test modes - Extended radio and production test mode features - Full support for power savings modes - □ Bluetooth clock request - □ Bluetooth standard sniff - Deep-sleep modes and software regulator shutdown - TCXO input and auto-detection of all standard handset clock frequencies. Also supports a low-power crystal, which can be used during power save mode for better timing accuracy. #### Major FM Radio features include: - 76 MHz to 108 MHz FM bands supported (US, Europe, and Japan) - FM subsystem control using the Bluetooth HCl interface - FM subsystem operates from reference clock inputs. - Improved audio interface capabilities with full-featured bidirectional PCM, I<sup>2</sup>S, and stereo analog output. - I<sup>2</sup>S can be master or slave. Document Number: 002-14943 Rev. \*K ### FM Receiver-Specific Features Include: - Excellent FM radio performance with 1 µV sensitivity for 26 dB (S+N)/N - Signal-dependent stereo/mono blending - Signal dependent soft mute - Auto search and tuning modes - Audio silence detection - RSSI, IF frequency, status indicators - RDS and RBDS demodulator and decoder with filter and buffering functions - Automatic frequency jump #### 4.2 Bluetooth Radio The CYW43340 has an integrated radio transceiver that has been optimized for use in 2.4 GHz Bluetooth wireless systems. It has been designed to provide low-power, low-cost, robust communications for applications operating in the globally available 2.4 GHz unlicensed ISM band. It is fully compliant with the Bluetooth Radio Specification and EDR specification and meets or exceeds the requirements to provide the highest communication link quality of service. #### 4.2.1 Transmit The CYW43340 features a fully integrated zero-IF transmitter. The baseband transmit data is GFSK-modulated in the modem block and upconverted to the 2.4 GHz ISM band in the transmitter path. The transmitter path consists of signal filtering, I/Q upconversion, output power amplifier, and RF filtering. The transmitter path also incorporates $\pi$ /4–DQPSK for 2 Mbps and 8–DPSK for 3 Mbps to support EDR. The transmitter section is compatible to the Bluetooth Low Energy specification. The transmitter PA bias can also be adjusted to provide Bluetooth class 1 or class 2 operation. #### 4.2.2 Digital Modulator The digital modulator performs the data modulation and filtering required for the GFSK, $\pi$ /4–DQPSK, and 8–DPSK signal. The fully digital modulator minimizes any frequency drift or anomalies in the modulation characteristics of the transmitted signal and is much more stable than direct VCO modulation schemes. #### 4.2.3 Digital Demodulator and Bit Synchronizer The digital demodulator and bit synchronizer take the low-IF received signal and perform an optimal frequency tracking and bit-synchronization algorithm. ### 4.2.4 Power Amplifier The fully integrated PA supports Class 1 or Class 2 output using a highly linearized, temperature-compensated design. This provides greater flexibility in front-end matching and filtering. Due to the linear nature of the PA combined with some integrated filtering, external filtering is required to meet the Bluetooth and regulatory harmonic and spurious requirements. For integrated mobile handset applications in which Bluetooth is integrated next to the cellular radio, external filtering can be applied to achieve near thermal noise levels for spurious and radiated noise emissions. The transmitter features a sophisticated on-chip transmit signal strength indicator (TSSI) block to keep the absolute output power variation within a tight range across process, voltage, and temperature. #### 4.2.5 Receiver The receiver path uses a low-IF scheme to downconvert the received signal for demodulation in the digital demodulator and bit synchronizer. The receiver path provides a high degree of linearity, an extended dynamic range, and high-order on-chip channel filtering to ensure reliable operation in the noisy 2.4 GHz ISM band. The front-end topology with built-in out-of-band attenuation enables the CYW43340 to be used in most applications with minimal off-chip filtering. For integrated handset operation, in which the Bluetooth function is integrated close to the cellular transmitter, external filtering is required to eliminate the desensitization of the receiver by the cellular transmit signal. ### 4.2.6 Digital Demodulator and Bit Synchronizer The digital demodulator and bit synchronizer take the low-IF received signal and perform an optimal frequency tracking and bit synchronization algorithm. ### 4.2.7 Receiver Signal Strength Indicator The radio portion of the CYW43340 provides a Receiver Signal Strength Indicator (RSSI) signal to the baseband, so that the controller can take part in a Bluetooth power-controlled link by providing a metric of its own receiver signal strength to determine whether the transmitter should increase or decrease its output power. Document Number: 002-14943 Rev. \*K ### 4.2.8 Local Oscillator Generation Local Oscillator (LO) generation provides fast frequency hopping (1600 hops/second) across the 79 maximum available channels. The LO generation subblock employs an architecture for high immunity to LO pulling during PA operation. The CYW43340 uses an internal RF and IF loop filter. #### 4.2.9 Calibration The CYW43340 radio transceiver features an automated calibration scheme that is fully self contained in the radio. No user interaction is required during normal operation or during manufacturing to provide the optimal performance. Calibration optimizes the performance of all the major blocks within the radio to within 2% of optimal conditions, including gain and phase characteristics of filters, matching between key components, and key gain blocks. This takes into account process variation and temperature variation. Calibration occurs transparently during normal operation during the settling time of the hops and calibrates for temperature variations as the device cools and heats during normal operation in its environment. Document Number: 002-14943 Rev. \*K Page 19 of 116 ### 5. Bluetooth Baseband Core The Bluetooth Baseband Core (BBC) implements all of the time critical functions required for high-performance Bluetooth operation. The BBC manages the buffering, segmentation, and routing of data for all connections. It also buffers data that passes through it, handles data flow control, schedules SCO/ACL TX/RX transactions, monitors Bluetooth slot usage, optimally segments and packages data into baseband packets, manages connection status indicators, and composes and decodes HCl packets. In addition to these functions, it independently handles HCl event types, and HCl command types. The following transmit and receive functions are also implemented in the BBC hardware to increase reliability and security of the TX/RX data before sending over the air: - Symbol timing recovery, data deframing, forward error correction (FEC), header error control (HEC), cyclic redundancy check (CRC), data decryption, and data dewhitening in the receiver. - Data framing, FEC generation, HEC generation, CRC generation, key generation, data encryption, and data whitening in the transmitter. #### 5.1 Bluetooth 4.0 Features The BBC supports all Bluetooth 4.0 features, with the following benefits: - Dual-mode classic Bluetooth and classic Low Energy (BT and BLE) operation. - Low Energy Physical Layer - Low Energy Link Layer - Enhancements to HCI for Low Energy - Low Energy Direct Test mode - AES encryption Note: The CYW43340 is compatible with the Bluetooth Low Energy operating mode, which provides a dramatic reduction in the power consumption of the Bluetooth radio and baseband. The primary application for this mode is to provide support for low data rate devices, such as sensors and remote controls. #### 5.2 Link Control Layer The link control layer is part of the Bluetooth link control functions that are implemented in dedicated logic in the link control unit (LCU). This layer consists of the command controller that takes commands from the software, and other controllers that are activated or configured by the command controller, to perform the link control tasks. Each task performs a different state in the Bluetooth Link Controller. - Major states: - □ Standby - □ Connection - Substates: - □ Page - □ Page Scan - □ Inquiry - □ Inquiry Scan - □ Sniff - □ BLE Adv - □ BLE Scan/Initiation ### 5.3 Test Mode Support The CYW43340 fully supports Bluetooth Test mode as described in Part I:1 of the *Specification of the Bluetooth System Version 3.0*. This includes the transmitter tests, normal and delayed loopback tests, and reduced hopping sequence. In addition to the standard Bluetooth Test Mode, the CYW43340 also supports enhanced testing features to simplify RF debugging and qualification and type-approval testing. These features include: - Fixed frequency carrier wave (unmodulated) transmission - ☐ Simplifies some type-approval measurements (Japan) - □ Aids in transmitter performance analysis - Fixed frequency constant receiver mode - □ Receiver output directed to I/O pin - □ Allows for direct BER measurements using standard RF test equipment - □ Facilitates spurious emissions testing for receive mode - Fixed frequency constant transmission - ☐ Eight-bit fixed pattern or PRBS-9 - □ Enables modulated signal measurements with standard RF test equipment ### 5.4 Bluetooth Power Management Unit The Bluetooth Power Management Unit (PMU) provides power management features that can be invoked by either software through power management registers or packet handling in the baseband core. The power management functions provided by the CYW43340 are: - RF Power Management - Host Controller Power Management - BBC Power Management - FM Power Management #### 5.4.1 RF Power Management The BBC generates power-down control signals for the transmit path, receive path, PLL, and power amplifier to the 2.4 GHz transceiver. The transceiver then processes the power-down functions accordingly. ### 5.4.2 Host Controller Power Management When running in UART mode, the CYW43340 may be configured so that dedicated signals are used for power management hand-shaking between the CYW43340 and the host. The basic power saving functions supported by those hand-shaking signals include the standard Bluetooth defined power savings modes and standby modes of operation. Table 5 describes the power-control hand-shake signals used with the UART interface. **Table 5. Power Control Pin Description** | Signal | Туре | Description | |--------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BT_DEV_WAKE | I | Bluetooth device wake-up: Signal from the host to the CYW43340 indicating that the host requires attention. | | | | ■ Asserted: The Bluetooth device must wake-up or remain awake. | | | | ■ Deasserted: The Bluetooth device may sleep when sleep criteria are met. The polarity of this signal is software configurable and can be asserted high or low. | | BT_HOST_WAKE | 0 | Host wake up. Signal from the CYW43340 to the host indicating that the CYW43340 requires attention. | | | | ■ Asserted: host device must wake-up or remain awake. | | | | ■ Deasserted: host device may sleep when sleep criteria are met. The polarity of this signal is software configurable and can be asserted high or low. | | CLK_REQ | 0 | The CYW43340 asserts CLK_REQ when Bluetooth, or WLAN directs the host to turn on the reference clock. The CLK_REQ polarity is active-high. Add an external 100 k $\Omega$ pull-down resistor to ensure the signal is deasserted when the CYW43340 powers up or resets when VDDIO is present. | | Note: Pad function | Control | Register is set to 0 for these pins. | Document Number: 002-14943 Rev. \*K Page 21 of 116 ### Figure 8. Startup Signaling Sequence ### 5.4.3 BBC Power Management The following are low-power operations for the BBC: - Physical layer packet-handling turns the RF on and off dynamically within transmit/receive packets. - Bluetooth-specified low-power connection modes: sniff, hold, and park. While in these modes, the CYW43340 runs on the low-power oscillator and wakes up after a predefined time period. - A low-power shutdown feature allows the device to be turned off while the host and any other devices in the system remain operational. When the CYW43340 is not needed in the system, the RF and core supplies are shut down while the I/O remains powered. This allows the CYW43340 to effectively be off while keeping the I/O pins powered so they do not draw extra current from any other devices connected to the I/O. During the low-power shut-down state, provided VDDIO remains applied to the CYW43340, all outputs are tristated, and most input signals are disabled. Input voltages must remain within the limits defined for normal operation. This is done to prevent current paths or create loading on any digital signals in the system and enables the CYW43340 to be fully integrated in an embedded device to take full advantage of the lowest power-saving modes. Two CYW43340 input signals are designed to be high-impedance inputs that do not load the driving signal even if the chip does not have VDDIO power supplied to it: the frequency reference input (WRF\_TCXO\_IN) and the 32.768 kHz input (LPO). When the CYW43340 is powered on from this state, it is the same as a normal power-up, and the device does not contain any information about its state from the time before it was powered down. Page 23 of 116 ### 5.4.4 FM Power Management The CYW43340 FM subsystem can operate independently of, or in tandem with, the Bluetooth RF and BBC subsystems. The FM subsystem power management scheme operates in conjunction with the Bluetooth RF and BBC subsystems. The FM block does not have a low power state, it is either on or off. ### 5.4.5 Wideband Speech The CYW43340 provides support for wideband speech (WBS) using on-chip Smart Audio technology. The CYW43340 can perform subband-codec (SBC), as well as mSBC, encoding and decoding of linear 16 bits at 16 kHz (256 Kbps rate) transferred over the PCM bus. #### 5.4.6 Packet Loss Concealment Packet Loss Concealment (PLC) improves apparent audio quality for systems with marginal link performance. Bluetooth messages are sent in packets. When a packet is lost, it creates a gap in the received audio bit-stream. Packet loss can be mitigated in several ways: - Fill in zeros. - Ramp down the output audio signal toward zero (this is the method used in current Bluetooth headsets). - Repeat the last frame (or packet) of the received bit-stream and decode it as usual (frame repeat). These techniques cause distortion and popping in the audio stream. The CYW43340 uses a proprietary waveform extension algorithm to provide dramatic improvement in the audio quality. Figure 9 and Figure 10 show audio waveforms with and without Packet Loss Concealment. Cypress PLC/BEC algorithms also support wideband speech. Tigure 10. CVSD Decoder Output Wavelorini Arter Applying PLC Figure 10. CVSD Decoder Output Waveform After Applying PLC #### 5.4.7 Audio Rate-Matching Algorithms The CYW43340 has an enhanced rate-matching algorithm that uses interpolation algorithms to reduce audio stream jitter that may be present when the rate of audio data coming from the host is not the same as the Bluetooth or FM audio data rates. ### 5.4.8 Codec Encoding The CYW43340 can support SBC and mSBC encoding and decoding for wideband speech. ### 5.4.9 Multiple Simultaneous A2DP Audio Stream The CYW43340 has the ability to take a single audio stream and output it to multiple Bluetooth devices simultaneously. This allows a user to share his or her music (or any audio stream) with a friend. Document Number: 002-14943 Rev. \*K #### 5.4.10 FM Over Bluetooth FM Over Bluetooth enables the CYW43340 to stream data from FM over Bluetooth without requiring the host to be awake. This can significantly extend battery life for usage cases where someone is listening to FM radio on a Bluetooth headset. #### 5.4.11 Burst Buffer Operation The CYW43340 has a data buffer that can buffer data being sent over the HCl and audio transports, then send the data at an increased rate. This mode of operation allows the host to sleep for the maximum amount of time, dramatically reducing system current consumption. ### 5.5 Adaptive Frequency Hopping The CYW43340 gathers link quality statistics on a channel by channel basis to facilitate channel assessment and channel map selection. The link quality is determined using both RF and baseband signal processing to provide a more accurate frequency-hop map. #### 5.6 Advanced Bluetooth/WLAN Coexistence The CYW43340 includes advanced coexistence technologies that are only possible with a Bluetooth/WLAN integrated die solution. These coexistence technologies are targeted at small form-factor platforms, such as cell phones and media players, including applications such as VoWLAN + SCO and Video-over-WLAN + High Fidelity BT Stereo. Support is provided for platforms that share a single antenna between Bluetooth and WLAN. Dual-antenna applications are also supported. The CYW43340 radio architecture allows for lossless simultaneous Bluetooth and WLAN reception for shared antenna applications. This is possible only via an integrated solution (shared LNA and joint AGC algorithm). It has superior performance versus implementations that need to arbitrate between Bluetooth and WLAN reception. The CYW43340 integrated solution enables MAC-layer signaling (firmware) and a greater degree of sharing via an enhanced coexistence interface. Information is exchanged between the Bluetooth and WLAN cores without host processor involvement. The CYW43340 also supports Transmit Power Control on the STA together with standard Bluetooth TPC to limit mutual interference and receiver desensitization. Preemption mechanisms are utilized to prevent AP transmissions from colliding with Bluetooth frames. Improved channel classification techniques have been implemented in Bluetooth for faster and more accurate detection and elimination of interferers (including non-WLAN 2.4 GHz interference). The Bluetooth AFH classification is also enhanced by the WLAN core's channel information. #### 5.7 Fast Connection (Interlaced Page and Inquiry Scans) The CYW43340 supports page scan and inquiry scan modes that significantly reduce the average inquiry response and connection times. These scanning modes are compatible with the Bluetooth version 2.1 page and inquiry procedures. Document Number: 002-14943 Rev. \*K Page 24 of 116 # 6. Microprocessor and Memory Unit for Bluetooth The Bluetooth microprocessor core is based on the ARM<sup>®</sup> Cortex™-M3 32-bit RISC processor with embedded ICE-RT debug and JTAG interface units. It runs software from the link control (LC) layer, up to the host controller interface (HCI). The ARM core is paired with a memory unit that contains 652 KB of ROM memory for program storage and boot ROM, 195 KB of RAM for data scratchpad and patch RAM code. The internal ROM allows for flexibility during power-on reset to enable the same device to be used in various configurations. At power-up, the lower-layer protocol stack is executed from the internal ROM memory. External patches may be applied to the ROM-based firmware to provide flexibility for bug fixes or features additions. These patches may be downloaded from the host to the CYW43340 through the UART transports. The mechanism for downloading via UART is identical to the proven interface of the CYW4329 and CYW4330 devices. ### 6.1 RAM, ROM, and Patch Memory The CYW43340 Bluetooth core has 195 KB of internal RAM which is mapped between general purpose scratch pad memory and patch memory and 652 KB of ROM used for the lower-layer protocol stack, test mode software, and boot ROM. The patch memory capability enables the addition of code changes for purposes of feature additions and bug fixes to the ROM memory. #### 6.2 Reset The CYW43340 has an integrated power-on reset circuit that resets all circuits to a known power-on state. The BT power-on reset (POR) circuit is out of reset after BT REG ON goes High. If BT REG ON is low, then the POR circuit is held in reset. Document Number: 002-14943 Rev. \*K Page 25 of 116 # 7. Bluetooth Peripheral Transport Unit #### 7.1 PCM Interface The CYW43340 supports two independent PCM interfaces that share the pins with the I<sup>2</sup>S interfaces. The PCM Interface on the CYW43340 can connect to linear PCM Codec devices in master or slave mode. In master mode, the CYW43340 generates the PCM\_CLK and PCM\_SYNC signals, and in slave mode, these signals are provided by another master on the PCM interface and are inputs to the CYW43340. The configuration of the PCM interface may be adjusted by the host through the use of vendor-specific HCl commands. ### 7.1.1 Slot Mapping The CYW43340 supports up to three simultaneous full-duplex SCO or eSCO channels through the PCM interface. These three channels are time-multiplexed onto the single PCM interface by using a time-slotting scheme where the 8 kHz or 16 kHz audio sample interval is divided into as many as 16 slots. The number of slots is dependent on the selected interface rate of 128 kHz, 512 kHz, or 1024 kHz. The corresponding number of slots for these interface rate is 1, 2, 4, 8, and 16, respectively. Transmit and receive PCM data from an SCO channel is always mapped to the same slot. The PCM data output driver tristates its output on unused slots to allow other devices to share the same PCM interface signals. The data output driver tristates its output after the falling edge of the PCM clock during the last bit of the slot. #### 7.1.2 Frame Synchronization The CYW43340 supports both short- and long-frame synchronization in both master and slave modes. In short-frame synchronization mode, the frame synchronization signal is an active-high pulse at the audio frame rate that is a single-bit period in width and is synchronized to the rising edge of the bit clock. The PCM slave looks for a high on the falling edge of the bit clock and expects the first bit of the first slot to start at the next rising edge of the clock. In long-frame synchronization mode, the frame synchronization signal is again an active-high pulse at the audio frame rate; however, the duration is three bit periods and the pulse starts coincident with the first bit of the first slot. #### 7.1.3 Data Formatting The CYW43340 may be configured to generate and accept several different data formats. For conventional narrowband speech mode, the CYW43340 uses 13 of the 16 bits in each PCM frame. The location and order of these 13 bits can be configured to support various data formats on the PCM interface. The remaining three bits are ignored on the input and may be filled with 0s, 1s, a sign bit, or a programmed value on the output. The default format is 13-bit 2's complement data, left justified, and clocked MSB first. ## 7.1.4 Wideband Speech Support When the host encodes Wideband Speech (WBS) packets in transparent mode, the encoded packets are transferred over the PCM bus for an eSCO voice connection. In this mode, the PCM bus is typically configured in master mode for a 4 kHz sync rate with 16-bit samples, resulting in a 64 kbps bit rate. The CYW43340 also supports slave transparent mode using a proprietary rate-matching scheme. In SBC-code mode, linear 16-bit data at 16 kHz (256 kbps rate) is transferred over the PCM bus. ### 7.1.5 Multiplexed Bluetooth and FM Over PCM In this mode of operation, the CYW43340 multiplexes both FM and Bluetooth audio PCM channels over the same interface, reducing the number of required I/Os. This mode of operation is initiated through an HCI command from the host. The format of the data stream consists of three channels: a Bluetooth channel followed by two FM channels (audio left and right). In this mode of operation, the bus data rate only supports 48 kHz operation per channel with 16 bits sent for each channel. This is done to allow the low data rate Bluetooth data to coexist in the same interface as the higher speed I<sup>2</sup>S data. To accomplish this, the Bluetooth data is repeated six times for 8 kHz data and three times for 16 kHz data. An initial sync pulse on the PCM\_SYNC line is used to indicate the beginning of the frame. To support multiple Bluetooth audio streams within the Bluetooth channel, both 16 kHz and 8 kHz streams can be multiplexed. This mode of operation is only supported when the Bluetooth host is the master. Figure 11 shows the operation of the multiplexed transport with three simultaneous SCO connections. To accommodate additional SCO channels, the transport clock speed is increased. To change between modes of operation, the transport must be halted and restarted in the new configuration. Figure 11. Functional Multiplex Data Diagram #### 7.1.6 Burst PCM Mode In this mode of operation, the PCM bus runs at a significantly higher rate of operation to allow the host to duty cycle its operation and save current. In this mode of operation, the PCM bus can operate at a rate of up to 24 MHz. This mode of operation is initiated with an HCl command from the host. ### 7.1.7 PCM Interface Timing ## Short Frame Sync, Master Mode **Table 6. PCM Interface Timing Specifications (Short Frame Sync, Master Mode)** | Ref No. | Characteristics | Minimum | Typical | Maximum | Unit | |---------|----------------------------------------------------------------------------------------------|---------|---------|---------|------| | 1 | PCM bit clock frequency | _ | _ | 12 | MHz | | 2 | PCM bit clock low | 41 | _ | _ | ns | | 3 | PCM bit clock high | 41 | _ | _ | ns | | 4 | PCM_SYNC delay | 0 | _ | 25 | ns | | 5 | PCM_OUT delay | 0 | _ | 25 | ns | | 6 | PCM_IN setup | 8 | _ | _ | ns | | 7 | PCM_IN hold | 8 | _ | _ | ns | | 8 | Delay from rising edge of PCM_BCLK during last bit period to PCM_OUT becoming high impedance | 0 | _ | 25 | ns | ## Short Frame Sync, Slave Mode Table 7. PCM Interface Timing Specifications (Short Frame Sync, Slave Mode) | Ref No. | Characteristics | Minimum | Typical | Maximum | Unit | |---------|----------------------------------------------------------------------------------------------|---------|---------|---------|------| | 1 | PCM bit clock frequency | _ | - | 12 | MHz | | 2 | PCM bit clock low | 41 | _ | _ | ns | | 3 | PCM bit clock high | 41 | _ | _ | ns | | 4 | PCM_SYNC setup | 8 | _ | _ | ns | | 5 | PCM_SYNC hold | 8 | _ | _ | ns | | 6 | PCM_OUT delay | 0 | _ | 25 | ns | | 7 | PCM_IN setup | 8 | _ | _ | ns | | 8 | PCM_IN hold | 8 | _ | _ | ns | | 9 | Delay from rising edge of PCM_BCLK during last bit period to PCM_OUT becoming high impedance | 0 | _ | 25 | ns | ## Long Frame Sync, Master Mode Table 8. PCM Interface Timing Specifications (Long Frame Sync, Master Mode) | Ref No. | Characteristics | Minimum | Typical | Maximum | Unit | |---------|----------------------------------------------------------------------------------------------|---------|---------|---------|------| | 1 | PCM bit clock frequency | _ | _ | 12 | MHz | | 2 | PCM bit clock low | 41 | _ | _ | ns | | 3 | PCM bit clock high | 41 | _ | _ | ns | | 4 | PCM_SYNC delay | 0 | _ | 25 | ns | | 5 | PCM_OUT delay | 0 | _ | 25 | ns | | 6 | PCM_IN setup | 8 | _ | _ | ns | | 7 | PCM_IN hold | 8 | _ | _ | ns | | 8 | Delay from rising edge of PCM_BCLK during last bit period to PCM_OUT becoming high impedance | 0 | _ | 25 | ns | ## Long Frame Sync, Slave Mode Table 9. PCM Interface Timing Specifications (Long Frame Sync, Slave Mode) | Ref No. | Characteristics | Minimum | Typical | Maximum | Unit | |---------|----------------------------------------------------------------------------------------------|---------|---------|---------|------| | 1 | PCM bit clock frequency | _ | _ | 12 | MHz | | 2 | PCM bit clock low | 41 | _ | _ | ns | | 3 | PCM bit clock high | 41 | _ | _ | ns | | 4 | PCM_SYNC setup | 8 | _ | _ | ns | | 5 | PCM_SYNC hold | 8 | _ | _ | ns | | 6 | PCM_OUT delay | 0 | _ | 25 | ns | | 7 | PCM_IN setup | 8 | _ | _ | ns | | 8 | PCM_IN hold | 8 | _ | _ | ns | | 9 | Delay from rising edge of PCM_BCLK during last bit period to PCM_OUT becoming high impedance | 0 | _ | 25 | ns | ## Short Frame Sync, Burst Mode Figure 16. PCM Burst Mode Timing (Receive Only, Short Frame Sync) Table 10. PCM Burst Mode (Receive Only, Short Frame Sync) | Ref No. | Characteristics | Minimum | Typical | Maximum | Unit | |---------|-------------------------|---------|---------|---------|------| | 1 | PCM bit clock frequency | _ | _ | 24 | MHz | | 2 | PCM bit clock low | 20.8 | _ | - | ns | | 3 | PCM bit clock high | 20.8 | _ | - | ns | | 4 | PCM_SYNC setup | 8 | _ | - | ns | | 5 | PCM_SYNC hold | 8 | _ | - | ns | | 6 | PCM_IN setup | 8 | _ | _ | ns | | 7 | PCM_IN hold | 8 | _ | _ | ns | # Long Frame Sync, Burst Mode Figure 17. PCM Burst Mode Timing (Receive Only, Long Frame Sync) Table 11. PCM Burst Mode (Receive Only, Long Frame Sync) | Ref No. | Characteristics | Minimum | Typical | Maximum | Unit | |---------|-------------------------|---------|---------|---------|------| | 1 | PCM bit clock frequency | _ | _ | 24 | MHz | | 2 | PCM bit clock low | 20.8 | _ | - | ns | | 3 | PCM bit clock high | 20.8 | _ | - | ns | | 4 | PCM_SYNC setup | 8 | _ | - | ns | | 5 | PCM_SYNC hold | 8 | _ | _ | ns | | 6 | PCM_IN setup | 8 | _ | - | ns | | 7 | PCM_IN hold | 8 | _ | - | ns | ### 7.2 UART Interface The CYW43340 shares a single UART for Bluetooth and FM. The UART is a standard 4-wire interface (RX, TX, RTS, and CTS) with adjustable baud rates from 9600 bps to 4.0 Mbps. The interface features an automatic baud rate detection capability that returns a baud rate selection. Alternatively, the baud rate may be selected through a vendor-specific UART HCI command. The UART has a 1040-byte receive FIFO and a 1040-byte transmit FIFO to support EDR. Access to the FIFOs is conducted through the AHB interface through either DMA or the CPU. The UART supports the Bluetooth 4.0 UART HCI specification: H4 and H5. The default baud rate is 115.2 Kbaud. The UART supports the 3-wire H5 UART transport, as described in the Bluetooth specification ("Three-wire UART Transport Layer"). Compared to H4, the H5 UART transport reduces the number of signal lines required by eliminating the CTS and RTS signals. The CYW43340 UART can perform XON/XOFF flow control and includes hardware support for the Serial Line Input Protocol (SLIP). It can also perform wake-on activity. For example, activity on the RX or CTS inputs can wake the chip from a sleep state. Normally, the UART baud rate is set by a configuration record downloaded after device reset, or by automatic baud rate detection, and the host does not need to adjust the baud rate. Support for changing the baud rate during normal HCI UART operation is included through a vendor-specific command that allows the host to adjust the contents of the baud rate registers. The CYW43340 UARTs operate correctly with the host UART as long as the combined baud rate error of the two devices is within ±2% (see Table 12). **Table 12. Example of Common Baud Rates** | Desired Rate | Actual Rate | Error (%) | |--------------|-------------|-----------| | 4000000 | 400000 | 0.00 | | 3692000 | 3692308 | 0.01 | | 3000000 | 3000000 | 0.00 | | 2000000 | 2000000 | 0.00 | | 1500000 | 1500000 | 0.00 | | 1444444 | 1454544 | 0.70 | | 921600 | 923077 | 0.16 | | 460800 | 461538 | 0.16 | | 230400 | 230796 | 0.17 | | 115200 | 115385 | 0.16 | | 57600 | 57692 | 0.16 | | 38400 | 38400 | 0.00 | | 28800 | 28846 | 0.16 | | 19200 | 19200 | 0.00 | | 14400 | 14423 | 0.16 | | 9600 | 9600 | 0.00 | UART timing is defined in Figure 18 and Table 13. **Table 13. UART Timing Specifications** | Ref No. | Characteristics | Minimum | Typical | Maximum | Unit | |---------|---------------------------------------------------------|---------|---------|---------|-------------| | 1 | Delay time, UART_CTS_N low to UART_TXD valid | _ | _ | 1.5 | Bit periods | | 2 | Setup time, UART_CTS_N high before midpoint of stop bit | _ | _ | 0.5 | Bit periods | | 3 | Delay time, midpoint of stop bit to UART_RTS_N high | _ | - | 0.5 | Bit periods | ### 7.3 I<sup>2</sup>S Interface The CYW43340 supports an independent $I^2S$ digital audio port for high-fidelity FM audio or Bluetooth audio. The $I^2S$ interface supports both master and slave modes. The $I^2S$ signals are: ■ I<sup>2</sup>S clock: I<sup>2</sup>S SCK ■ I<sup>2</sup>S Word Select: I<sup>2</sup>S WS ■ I<sup>2</sup>S Data Out: I<sup>2</sup>S SDO ■ I<sup>2</sup>S Data In: I<sup>2</sup>S SDI $I^2S$ SCK and $I^2S$ WS become outputs in master mode and inputs in slave mode, while $I^2S$ SDO always stays as an output. The channel word length is 16 bits and the data is justified so that the MSB of the left-channel data is aligned with the MSB of the $I^2S$ bus, per the $I^2S$ specification. The MSB of each data word is transmitted one bit clock cycle after the $I^2S$ WS transition, synchronous with the falling edge of bit clock. Left-channel data is transmitted when $I^2S$ WS is low, and right-channel data is transmitted when $I^2S$ WS is high. Data bits sent by the CYW43340 are synchronized with the falling edge of $I^2S$ SCK and should be sampled by the receiver on the rising edge of $I^2S$ SSCK. The clock rate in master mode is either of the following: 48 kHz x 32 bits per frame = 1.536 MHz 48 kHz x 50 bits per frame = 2.400 MHz The master clock is generated from the input reference clock using a N/M clock divider. In the slave mode, any clock rate is supported to a maximum of 3.072 MHz. ### 7.3.1 I<sup>2</sup>S Timing Note: Timing values specified in Table 14 are relative to high and low threshold levels. Table 14. Timing for I<sup>2</sup>S Transmitters and Receivers | | Transmitter | | | Receiver | | | | | | |-------------------------------------------------------|---------------------------------------------------------|---------------------|---------------------|----------|---------------------|---------------------|-------------|-----|-------| | | Lower Limit | | Upper Limit | | Lower Limit | | Upper Limit | | Notes | | | Min | Max | Min | Max | Min | Max | Min | Max | | | Clock Period T | T <sub>tr</sub> | _ | - | _ | T <sub>r</sub> | _ | _ | _ | 1 | | | Master Mode: Clock generated by transmitter or receiver | | | | | | | | | | High t <sub>HC</sub> | 0.35T <sub>tr</sub> | _ | _ | _ | 0.35T <sub>tr</sub> | _ | _ | _ | 2 | | Low t <sub>LC</sub> | 0.35T <sub>tr</sub> | _ | _ | _ | 0.35T <sub>tr</sub> | _ | _ | _ | 2 | | Slave Mode: Clock accepted by transmitter or receiver | | | | | | | | | | | High t <sub>HC</sub> | _ | 0.35T <sub>tr</sub> | _ | _ | _ | 0.35T <sub>tr</sub> | _ | _ | 3 | | Low t <sub>LC</sub> | _ | 0.35T <sub>tr</sub> | - | _ | _ | 0.35T <sub>tr</sub> | _ | _ | 3 | | Rise time t <sub>RC</sub> | _ | _ | 0.15T <sub>tr</sub> | _ | _ | _ | | _ | 4 | | Transmitter | | | | | | | | | | | Delay t <sub>dtr</sub> | _ | _ | - | 0.8T | _ | _ | _ | _ | 5 | | Hold time t <sub>htr</sub> | 0 | 1 | _ | _ | _ | 1 | 1 | _ | 4 | | Receiver | | | | | | | | | | | Setup time t <sub>sr</sub> | _ | _ | _ | _ | _ | 0.2T <sub>r</sub> | _ | _ | 6 | | Hold time t <sub>hr</sub> | _ | _ | _ | _ | _ | 0 | _ | _ | 6 | #### Note: - The system clock period T must be greater than T<sub>tr</sub> and T<sub>r</sub> because both the transmitter and receiver have to be able to handle the data transfer rate. - At all data rates in master mode, the transmitter or receiver generates a clock signal with a fixed mark/space ratio. For this reason, t<sub>HC</sub> and t<sub>I C</sub> are specified with respect to T. - In slave mode, the transmitter and receiver need a clock signal with minimum high and low periods so that they can detect the signal. So long as the minimum periods are greater than 0.35T<sub>r</sub>, any clock that meets the requirements can be used. - Because the delay (t<sub>dtr</sub>) and the maximum transmitter speed (defined by T<sub>tr</sub>) are related, a fast transmitter driven by a slow clock edge can result in t<sub>dtr</sub> not exceeding t<sub>RC</sub> which means t<sub>htr</sub> becomes zero or negative. Therefore, the transmitter has to guarantee that t<sub>htr</sub> is greater than or equal to zero, so long as the clock rise-time t<sub>RC</sub> is not more than t<sub>RCmax</sub>, where t<sub>RCmax</sub> is not less than 0.15T<sub>tr</sub>. - To allow data to be clocked out on a falling edge, the delay is specified with respect to the rising edge of the clock signal and T, always giving the receiver sufficient setup time. - The data setup and hold time must not be less than the specified receiver setup and hold time. - The time periods specified in Figure 19 and Figure 20 on page 36 are defined by the transmitter speed. The receiver specifications must match transmitter performance. \* $t_{RC}$ is only relevant for transmitters in slave mode. $T > T_r$ # 8. FM Receiver Subsystem #### 8.1 FM Radio The CYW43340 includes a completely integrated FM radio receiver with RDS/RBDS covering all FM bands from 76 MHz to 108 MHz. The receiver is controlled through commands on the HCI. FM received audio is available as a stereo analog output or in digital form through I<sup>2</sup>S or PCM. The FM radio operates from the external clock reference. # 8.2 Digital FM Audio Interfaces The FM audio can be transmitted via the shared PCM and I<sup>2</sup>S pins, and the sampling rate is programmable. The CYW43340 supports a three-wire PCM or I<sup>2</sup>S audio interface in either master or slave configuration. The master or slave configuration is selected using vendor specific commands over the HCI interface. In addition, multiple sampling rates are supported, derived from either the FM or Bluetooth clocks. In master mode, the clock rate is either of the following: - 48 kHz x 32 bits per frame = 1.536 MHz - 48 kHz x 50 bits per frame = 2.400 MHz In slave mode, any clock rate is supported up to a maximum of 3.072 MHz. ## 8.3 Analog FM Audio Interfaces The demodulated FM audio signal is available as line-level analog stereo output, generated by twin internal high SNR audio DACs. # 8.4 FM Over Bluetooth The CYW43340 can output received FM audio onto Bluetooth using one of following three links: eSCO, WBS, and A2DP. In all of the above modes, once the link has been set up, the host processor can enter sleep mode while the CYW43340 continues to stream FM audio to the remote Bluetooth device, allowing the system current consumption to be minimized. #### 8.5 eSCO In this use case, the stereo FM audio is downsampled to 8 kHz and a mono or stereo stream is then sent through the Bluetooth eSCO link to a remote Bluetooth device, typically a headset. Two Bluetooth voice connections must be used to transport stereo. # 8.6 Wideband Speech Link In this case, the stereo FM audio is downsampled to 16 kHz and a mono or stereo stream is then sent through the Bluetooth wideband speech link to a remote Bluetooth device, typically a headset. Two Bluetooth voice connections must be used to transport stereo. #### 8.7 A2DP In this case, the stereo FM audio is encoded by the on-chip SBC encoder and transported as an A2DP link to a remote Bluetooth device. Sampling rates of 48 kHz, 44.1 kHz, and 32 kHz joint stereo are supported. An A2DP lite stack is implemented in the CYW43340 to support this use case, which eliminates the need to route the SBC-encoded audio back to the host to create the A2DP packets. ## 8.8 Autotune and Search Algorithms The CYW43340 supports a number of FM search and tune functions that allows the host to implement many convenient user functions, which are accessed through the Cypress FM stack. - Tune to Play—Allows the FM receiver to be programmed to a specific frequency. - Search for SNR > Threshold—Checks the power level of the available channel and the estimated SNR of the channel to help achieve precise control of the expected sound quality for the selected FM channel. Specifically, the host can adjust its SNR requirements to retrieve a signal with a specific sound quality, or adjust this to return the weakest channels. - Alternate Frequency Jump—Allows the FM receiver to automatically jump to an alternate FM channel that carries the same information, but has a better SNR. For example, when traveling, a user may pass through a region where a number of channels carry the same station. When the user passes from one area to the next, the FM receiver can automatically switch to another channel with a stronger signal to spare the user from having to manually change the channel to continue listening to the same station. # 8.9 Audio Features A number of features are implemented in the CYW43340 to provide the best possible audio experience for the user. ■ Mono/Stereo Blend or Switch—The CYW43340 provides automatic control of the stereo or mono settings based on the FM signal carrier-to-noise ratio (C/N). This feature is used to maintain the best possible audio SNR based on the FM channel condition. Two modes of operation are supported: Document Number: 002-14943 Rev. \*K Page 38 of 116 switch 50 40 - □ Blend—In this mode, fine control of stereo separation is used to achieve optimal audio quality over a wide range of input C/N. The amount of separation is fully programmable. In Figure 21, the separation is programmed to maintain a minimum 50 dB SNR across the blend range. - □ Switch—In this mode, the audio switches from full stereo to full mono at a predetermined level to maintain optimal audio quality. The stereo-to-mono switch point and the mono-to-stereo switch points are fully programmable to provide the desired amount of audio SNR. In Figure 22, the switch point is programmed to switch to mono to maintain a 40 dB SNR. Figure 21. Example Blend/Switch Usage 30 Input C/N (dB) 0 10 20 ■ Soft Mute—Improves the user experience by dynamically muting the output audio proportionate to the FM signal C/N. This prevents the user from being assaulted with a blast of static. The mute characteristic is fully programmable to accommodate fine tuning of the output signal level. An example mute characteristic is shown in Figure 23. Figure 23. Example Soft Mute Characteristic - High Cut—A programmable high-cut filter is provided to reduce the amount of high-frequency noise caused by static in the output audio signal. Like the soft mute circuit, it is fully programmable to allow for any amount of high cut based on the FM signal C/N. - Audio Pause Detect—The FM receiver monitors the magnitude of the audio signal and notifies the host through an interrupt when the magnitude of the signal has fallen below the threshold set for a programmable period. This feature can be used to provide alternate frequency jumps during periods of silence to minimize disturbances to the listener. Filtering techniques are used within the audio pause detection block to provide more robust presence-to-silence detection and silence-to-presence detection. - Automatic Antenna Tuning—The CYW43340 has an on-chip automatic antenna tuning network. When used with a single off-chip inductor, the on-chip circuitry automatically chooses an optimal on-chip matching component to obtain the highest signal strength for the desired frequency. The high-Q nature of this matching network simultaneously provides out-of-band blocking protection as well as a reduction of radiated spurious emissions from the FM antenna. It is designed to accommodate a wide range of external wire antennas. # 8.10 RDS/RBDS The CYW43340 integrates a RDS/RBDS modem, the decoder includes programmable filtering and buffering functions. The RDS/RBDS data can be read out through the HCI interface. In addition, the RDS/RBDS receive functionality supports the following: - Block decoding, error correction and synchronization - Flywheel synchronization feature, allowing the host to set parameters for acquisition, maintenance, and loss of sync. (It is possible to set up the CYW43340 such that synch is achieved when a minimum of two good blocks (error free) are decoded in sequence. The number of good blocks required for sync is programmable.) - Storage capability up to 126 blocks of RDS data - Full or partial block B match detect and interrupt to host - Audio pause detection with programmable parameters - Program Identification (PI) code detection and interrupt to host - Automatic frequency jump - Block E filtering - Soft mute - Signal dependent mono/stereo blend Document Number: 002-14943 Rev. \*K Page 41 of 116 ## 9. WLAN Global Functions # 9.1 WLAN CPU and Memory Subsystem The CYW43340 includes an integrated ARM Cortex-M3™ processor with internal RAM and ROM. The ARM Cortex-M3 processor is a low-power processor that features low gate count, low interrupt latency, and low-cost debug. It is intended for deeply embedded applications that require fast interrupt response features. The processor implements the ARM architecture v7-M with support for Thumb®-2 instruction set. ARM Cortex-M3 delivers 30% more performance gain over ARM7TDMI®. At 0.19 $\mu$ W/MHz, the Cortex-M3 is the most power efficient general purpose microprocessor available, outperforming 8- and 16-bit devices on MIPS/ $\mu$ W. It supports integrated sleep modes. ARM Cortex-M3 uses multiple technologies to reduce cost through improved memory utilization, reduced pin overhead, and reduced silicon area. ARM Cortex-M3 supports independent buses for code and data access (ICode/DCode and system buses). ARM Cortex-M3 supports extensive debug features including real time trace of program execution. On-chip memory for the CPU includes 512 KB SRAM and 640 KB ROM. ## 9.2 One-Time Programmable Memory Various hardware configuration parameters may be stored in an internal 3072-bit One-Time Programmable (OTP) memory, which is read by the system software after device reset. In addition, customer-specific parameters, including the system vendor ID and the MAC address can be stored, depending on the specific board design. The initial state of all bits in an unprogrammed OTP device is 0. After any bit is programmed to a 1, it cannot be reprogrammed to 0. The entire OTP array can be programmed in a single write cycle using a utility provided with the Cypress WLAN manufacturing test tools. Alternatively, multiple write cycles can be used to selectively program specific bytes, but only bits which are still in the 0 state can be altered during each programming cycle. Prior to OTP programming, all values should be verified using the appropriate editable nvram.txt file, which is provided with the reference board design package. #### 9.3 GPIO Interface On the WLBGA package, there are 8 GPIO pins available on the WLAN section of the CYW43340 that can be used to connect to various external devices. Upon power up and reset, these pins become tristated. Subsequently, they can be programmed to be either input or output pins via the GPIO control register. #### 9.4 External Coexistence Interface An external handshake interface is available to enable signaling between the device and an external co-located wireless device, such as GPS, WiMAX, LTE, or UWB, to manage wireless medium sharing for optimum performance. The coexistence signals in Figure 24 and Table 15 can be enabled by software on the indicated GPIO pins. GPIO3 GPIO2 LTE\_TX GPIO2 LTE\_TX LTE\_RX LTE\_Chip **Table 15. External Coexistence Interface** | Coexistence Signal | GPIO Name | Туре | Comment | |----------------------------|-----------|--------|----------------------------------------| | ERCX_TX_CONF/WLAN_PRIORITY | GPIO_5 | Output | Notify LTE of request to sleep | | ERCX_FREQ/LTE_TX | GPIO_3 | Input | Notify WLAN RX of requirement to sleep | | ERCX_RF_ACTIVE/LTE_RX | GPIO_2 | Input | Notify WLAN TX to reduce TX power | #### 9.5 UART Interface One UART interface can be enabled by software as an alternate function on pins WL\_GPIO4 and WL\_GPIO\_5. Provided primarily for debugging during development, this UART enables the CYW43340 to operate as RS-232 data termination equipment (DTE) for exchanging and managing data with other serial devices. It is compatible with the industry standard 16550 UART and provides a FIFO size of 64 × 8 in each direction. # 9.6 JTAG Interface The CYW43340 supports the IEEE 1149.1 JTAG boundary scan standard for performing device package and PCB assembly testing during manufacturing. In addition, the JTAG interface allows Cypress to assist customers by using proprietary debug and characterization test tools during board bring-up. Therefore, it is highly recommended to provide access to the JTAG pins by means of test points or a header on all PCB designs. Document Number: 002-14943 Rev. \*K # 10. WLAN Host Interfaces ## 10.1 SDIO v2.0 The CYW43340 WLAN section supports SDIO version 2.0, including the following modes: | DS: | Default speed up to 25 MHz, including 1- and 4-bit modes (3.3V signaling) | |-----|---------------------------------------------------------------------------| | HS: | High speed up to 50 MHz (3.3V signaling) | It also has the ability to map the interrupt signal onto a GPIO pin for applications requiring an interrupt different than what is provided by the SDIO interface. The ability to force control of the gated clocks from within the device is also provided. SDIO mode is enabled using the strapping option pins strap\_host\_ifc\_[3:1]. Three functions are supported: - Function 0 standard SDIO function (Max BlockSize/ByteCount = 32B) - Function 1 backplane function to access the internal system-on-chip (SoC) address space (Max BlockSize/ByteCount = 64B) - Function 2 WLAN function for efficient WLAN packet transfer through DMA (Max BlockSize/ByteCount = 512B) ## 10.1.1 SDIO Pin Descriptions **Table 16. SDIO Pin Description** | | SD 4-Bit Mode | | SD 1-Bit Mode | | gSPI Mode | |-------|--------------------------|------|---------------|------|-------------| | DATA0 | Data line 0 | DATA | Data line | DO | Data output | | DATA1 | Data line 1 or Interrupt | IRQ | Interrupt | IRQ | Interrupt | | DATA2 | Data line 2 or Read Wait | RW | Read Wait | NC | Not used | | DATA3 | Data line 3 | N/C | Not used | CS | Card select | | CLK | Clock | CLK | Clock | SCLK | Clock | | CMD | Command line | CMD | Command line | DI | Data input | Figure 25. Signal Connections to SDIO Host (SD 4-Bit Mode) Figure 26. Signal Connections to SDIO Host (SD 1-Bit Mode) Figure 27. SDIO Pull-Up Requirements Note: Per Section 6 of the SDIO specification, 10 to 100 kohm pull-ups are required on the four DATA lines and the CMD line. This requirement must be met during all operating states by using external pull-up resistors or properly programming internal SDIO Host pull-ups. The CYW43340 does not have internal pull-ups on these lines. # 10.2 Generic SPI Mode In addition to the full SDIO mode, the CYW43340 includes the option of using the simplified generic SPI (gSPI) interface/protocol. Characteristics of the gSPI mode include: - Supports up to 48 MHz operation - Supports fixed delays for responses and data from device - Supports alignment to host gSPI frames (16 or 32 bits) - Supports up to 2 KB frame size per transfer - Supports little endian (default) and big endian configurations - Supports configurable active edge for shifting - Supports packet transfer through DMA for WLAN gSPI mode is enabled using the strapping option pins strap host ifc [3:1]. **SCLK** DI DO SD Host CYW43340 **IRQ** CS Figure 28. Signal Connections to SDIO Host (gSPI Mode) ## 10.2.1 SPI Protocol The SPI protocol supports both 16-bit and 32-bit word operation. Byte endianness is supported in both modes. Figure 29 and Figure 30 show the basic write and write/read commands. Figure 29. gSPI Write Protocol Figure 30. gSPI Read Protocol ## Command Structure The gSPI command structure is 32 bits. The bit positions and definitions are as shown in Figure 31. Figure 31. gSPI Command Structure ## Write The host puts the first bit of the data onto the bus half a clock-cycle before the first active edge following the CS going low. The following bits are clocked out on the falling edge of the gSPI clock. The device samples the data on the active edge. # Write/Read The host reads on the rising edge of the clock requiring data from the device to be made available before the first rising clock edge of the clock burst for the data. The last clock edge of the fixed delay word can be used to represent the first bit of the following data word. This allows data to be ready for the first clock edge without relying on asynchronous delays. # Read The read command always follows a separate write to set up the WLAN device for a read. This command differs from the write/read command in the following respects: a) chip selects go high between the command/address and the data and b) the time interval between the command/address is not fixed. #### Status The gSPI interface supports status notification to the host after a read/write transaction. This status notification provides information about any packet errors, protocol errors, information about available packet in the RX queue, etc. The status information helps in reducing the number of interrupts to the host. The status-reporting feature can be switched off using a register bit, without any timing overhead. The gSPI bus timing for read/write transactions with and without status notification are as shown in Figure 32 and Figure 33 on page 49. See Table 17 on page 49 for information on status field details. Figure 32. gSPI Signal Timing Without Status (32-bit big endian shown) Figure 33. gSPI Signal Timing with Status (Response Delay = 0) (32-bit big endian shown) Table 17. gSPI Status Field Details | Bit | Name | Description | |-------|---------------------|------------------------------------------------------------------| | 0 | Data not available | The requested read data is not available | | 1 | Underflow | FIFO underflow occurred due to current (F2, F3) read command | | 2 | Overflow | FIFO overflow occurred due to current (F1, F2, F3) write command | | 3 | F2 interrupt | F2 channel interrupt | | 4 | F3 interrupt | F3 channel interrupt | | 5 | F2 RX Ready | F2 FIFO is ready to receive data (FIFO empty) | | 6 | F3 RX Ready | F3 FIFO is ready to receive data (FIFO empty) | | 7 | Reserved | - | | 8 | F2 Packet Available | Packet is available/ready in F2 TX FIFO | | 9:19 | F2 Packet Length | Length of packet available in F2 FIFO | | 20 | F3 Packet Available | Packet is available/ready in F3 TX FIFO | | 21:31 | F3 Packet Length | Length of packet available in F3 FIFO | ## 10.2.2 gSPI Host-Device Handshake To initiate communication through the gSPI after power-up, the host needs to bring up the WLAN/Chip by writing to the wake-up WLAN register bit. Writing a 1 to this bit will start up the necessary crystals and PLLs so that the CYW43340 is ready for data transfer. The device can signal an interrupt to the host indicating that the device is awake and ready. This procedure also needs to be followed for waking up the device in sleep mode. The device can interrupt the host using the WLAN IRQ line whenever it has any information to pass to the host. On getting an interrupt, the host needs to read the interrupt and/or status register to determine the cause of interrupt and then take necessary actions. ## 10.2.3 Boot-Up Sequence After power-up, the gSPI host needs to wait 150 ms for the device to be out of reset. For this, the host needs to poll with a read command to F0 addr 0x14. Address 0x14 contains a predefined bit pattern. As soon as the host gets a response back with the correct register content, it implies that the device has powered up and is out of reset. After that, the host needs to set the wakeup-WLAN bit (F0 reg 0x00 bit 7). The wakeup-WLAN issues a clock request to the PMU. For the first time after power-up, the host must wait for the availability of low power clock inside the device. Once that is available, the host must write to a PMU register to set the crystal frequency, which turns on the PLL. After the PLL is locked, the chipActive interrupt is issued to the host. This interrupt indicates the device awake/ready status. See Table 18 for information on gSPI registers. In Table 18, the following notation is used for register access: - R: Readable from host and CPU - W: Writable from host - U: Writable from CPU # Table 18. gSPI Registers | Address | Register | Bit | Access | Default | Description | |---------|------------------------|-----|--------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | x0000 | Word length | 0 | R/W/U | 0 | 0: 16 bit word length 1: 32 bit word length | | | Endianness | 1 | R/W/U | 0 | 0: Little Endian<br>1: Big Endian | | | High-speed mode | 4 | R/W/U | 1 | Normal mode. RX and TX at different edges. High speed mode. RX and TX on same edge (default). | | | Interrupt polarity | 5 | R/W/U | 1 | O: Interrupt active polarity is low I: Interrupt active polarity is high (default) | | | Wake-up | 7 | R/W | 0 | A write of 1 will denote a wake-up command from the host to the device. This will be followed by an F2 Interrupt from the gSPI device to the host, indicating device awake status. | | x0001 | Response delay | 7:0 | R/W/U | 8'h04 | Configurable read response delay in multiples of 8 bits | | x0002 | Status enable | 0 | R/W | 1 | 0: no status sent to host after read/write 1: status sent to host after read/write | | | Interrupt with status | 1 | R/W | 0 | O: do not interrupt if status is sent i: interrupt host even if status is sent | | | Response delay for all | 2 | R/W | 0 | 0: response delay applicable to F1 read only 1: response delay applicable to all function read | | x0003 | Reserved | _ | _ | _ | - | Table 18. gSPI Registers (Cont.) | Address | Register | Bit | Access | Default | Description | |-----------------|---------------------------|------|--------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | x0004 | Interrupt register | 0 | R/W | 0 | Requested data not available; Cleared by writing a 1 to this location | | | | 1 | R | 0 | F2/F3 FIFO underflow due to last read | | | | 2 | R | 0 | F2/F3 FIFO overflow due to last write | | | | 5 | R | 0 | F2 packet available | | | | 6 | R | 0 | F3 packet available | | | | 7 | R | 0 | F1 overflow due to last write | | x0005 | Interrupt register | 5 | R | 0 | F1 Interrupt | | | | 6 | R | 0 | F2 Interrupt | | | | 7 | R | 0 | F3 Interrupt | | x0006–<br>x0007 | Interrupt enable register | 15:0 | R/W/U | 16'hE0E7 | Particular Interrupt is enabled if a corresponding bit is set | | x0008-<br>x000B | Status register | 31:0 | R | 32'h0000 | Same as status bit definitions | | x000C- | F1 info register | 0 | R | 1 | F1 enabled | | x000D | | 1 | R | 0 | F1 ready for data transfer | | | | 13:2 | R/U | 12'h40 | F1 max packet size | | x000E- | F2 info register | 0 | R/U | 1 | F2 enabled | | x000F | | 1 | R | 0 | F2 ready for data transfer | | | | 15:2 | R/U | 14'h800 | F2 max packet size | | x0010- | F3 info register | 0 | R/U | 1 | F3 enabled | | x0011 | | 1 | R | 0 | F3 ready for data transfer | | | | 15:2 | R/U | 14'h800 | F3 max packet size | | x0014–<br>x0017 | Test–Read only register | 31:0 | R | 32'hFEEDB<br>EAD | This register contains a predefined pattern, which the host can read and determine if the gSPI interface is working properly. | | x0018–<br>x001B | Test–R/W register | 31:0 | R/W/U | 32'h000000<br>00 | This is a dummy register where the host can write some pattern and read it back to determine if the gSPI interface is working properly. | Figure 34 shows the WLAN boot-up sequence from power-up to firmware download. # Figure 34. WLAN Boot-Up Sequence # 10.3 HSIC Interface As an alternative to SDIO, an HSIC host interface can be enabled using the strapping option pins strap\_host\_ifc\_[3:1]. HSIC is a simplified derivative of the USB2.0 interface designed to replace a standard USB PHY and cable for short distances (up to 10 cm) on board point-to-point connections. Using two signals, a bidirectional data strobe (STROBE) and a bidirectional DDR data signal (DATA), it provides high-speed serial 480 Mbps data transfers that are 100% host driver compatible with traditional USB 2.0 cable-connected topologies. Figure 35 shows the blocks in the HSIC device core. Key features of HSIC include: - High-speed 480 Mbps data rate - Source-synchronous serial interface using 1.2V LVCMOS signal levels - No power consumed except when a data transfer is in progress - Maximum trace length of 10 cm. - No Plug-n-Play support, no hot attach/removal # 11. Wireless LAN MAC and PHY #### 11.1 MAC Features The CYW43340 WLAN media access controller (MAC) supports features specified in the IEEE 802.11 base standard, and amended by IEEE 802.11n. The salient features are listed below: - Transmission and reception of aggregated MPDUs (A-MPDU) - Support for power management schemes, including WMM power-save, power-save multi-poll (PSMP) and multiphase PSMP operation - Support for immediate ACK and Block-ACK policies - Interframe space timing support, including RIFS - Support for RTS/CTS and CTS-to-self frame sequences for protecting frame exchanges - Back-off counters in hardware for supporting multiple priorities as specified in the WMM specification - Timing synchronization function (TSF), network allocation vector (NAV) maintenance, and target beacon transmission time (TBTT) generation in hardware - Hardware offload for AES-CCMP, legacy WEP ciphers, WAPI, and support for key management - Support for coexistence with Bluetooth and other external radios - Programmable independent basic service set (IBSS) or infrastructure basic service set functionality - Statistics counters for MIB support #### 11.1.1 MAC Description The CYW43340 WLAN MAC is designed to support high-throughput operation with low-power consumption. It does so without compromising the Bluetooth coexistence policies, thereby enabling optimal performance over both networks. In addition, several power saving modes have been implemented that allow the MAC to consume very little power while maintaining network-wide timing synchronization. The architecture diagram of the MAC is shown in Figure 36 on page 55. The following sections provide an overview of the important modules in the MAC. Document Number: 002-14943 Rev. \*K Page 55 of 116 Figure 36. WLAN MAC Architecture #### **PSM** The programmable state machine (PSM) is a micro-coded engine, which provides most of the low-level control to the hardware, to implement the IEEE 802.11 specification. It is a microcontroller that is highly optimized for flow control operations, which are predominant in implementations of communication protocols. The instruction set and fundamental operations are simple and general, which allows algorithms to be optimized until very late in the design process. It also allows for changes to the algorithms to track evolving IEEE 802.11 specifications. The PSM fetches instructions from the microcode memory. It uses the shared memory to obtain operands for instructions, as a data store, and to exchange data between both the host and the MAC data pipeline (via the SHM bus). The PSM also uses a scratchpad memory (similar to a register bank) to store frequently accessed and temporary variables. The PSM exercises fine-grained control over the hardware engines, by programming internal hardware registers (IHR). These IHRs are co-located with the hardware functions they control, and are accessed by the PSM via the IHR bus. The PSM fetches instructions from the microcode memory using an address determined by the program counter, instruction literal, or a program stack. For ALU operations the operands are obtained from shared memory, scratchpad, IHRs, or instruction literals, and the results are written into the shared memory, scratchpad, or IHRs. There are two basic branch instructions: conditional branches and ALU based branches. To better support the many decision points in the IEEE 802.11 algorithms, branches can depend on either a readily available signals from the hardware modules (branch condition signals are available to the PSM without polling the IHRs), or on the results of ALU operations. #### WFP The wired equivalent privacy (WEP) engine encapsulates all the hardware accelerators to perform the encryption and decryption, and MIC computation and verification. The accelerators implement the following cipher algorithms: legacy WEP, WPA TKIP, WPA2 AES-CCMP. The PSM determines, based on the frame type and association information, the appropriate cipher algorithm to be used. It supplies the keys to the hardware engines from an on-chip key table. The WEP interfaces with the TXE to encrypt and compute the MIC on transmit frames, and the RXE to decrypt and verify the MIC on receive frames. #### TXE The transmit engine (TXE) constitutes the transmit data path of the MAC. It coordinates the DMA engines to store the transmit frames in the TXFIFO. It interfaces with WEP module to encrypt frames, and transfers the frames across the MAC-PHY interface at the appropriate time determined by the channel access mechanisms. The data received from the DMA engines are stored in transmit FIFOs. The MAC supports multiple logical queues to support traffic streams that have different QoS priority requirements. The PSM uses the channel access information from the IFS module to schedule a queue from which the next frame is transmitted. Once the frame is scheduled, the TXE hardware transmits the frame based on a precise timing trigger received from the IFS module. The TXE module also contains the hardware that allows the rapid assembly of MPDUs into an A-MPDU for transmission. The hardware module aggregates the encrypted MPDUs by adding appropriate headers and pad delimiters as needed. #### RXE The receive engine (RXE) constitutes the receive data path of the MAC. It interfaces with the DMA engine to drain the received frames from the RXFIFO. It transfers bytes across the MAC-PHY interface and interfaces with the WEP module to decrypt frames. The decrypted data is stored in the RXFIFO. The RXE module contains programmable filters that are programmed by the PSM to accept or filter frames based on several criteria such as receiver address, BSSID, and certain frame types. The RXE module also contains the hardware required to detect A-MPDUs, parse the headers of the containers, and disaggregate them into component MPDUS. #### **IFS** The IFS module contains the timers required to determine interframe space timing including RIFS timing. It also contains multiple backoff engines required to support prioritized access to the medium as specified by WMM. The interframe spacing timers are triggered by the cessation of channel activity on the medium, as indicated by the PHY. These timers provide precise timing to the TXE to begin frame transmission. The TXE uses this information to send response frames or perform transmit frame-bursting (RIFS or SIFS separated, as within a TXOP). The backoff engines (for each access category) monitor channel activity, in each slot duration, to determine whether to continue or pause the backoff counters. When the backoff counters reach 0, the TXE gets notified, so that it may commence frame transmission. In the event of multiple backoff counters decrementing to 0 at the same time, the hardware resolves the conflict based on policies provided by the PSM. The IFS module also incorporates hardware that allows the MAC to enter a low-power state when operating under the IEEE power save mode. In this mode, the MAC is in a suspended state with its clock turned off. A sleep timer, whose count value is initialized by the PSM, runs on a slow clock and determines the duration over which the MAC remains in this suspended state. Once the timer expires the MAC is restored to its functional state. The PSM updates the TSF timer based on the sleep duration ensuring that the TSF is synchronized to the network. The IFS module also contains the PTA hardware that assists the PSM in Bluetooth coexistence functions. #### **TSF** The timing synchronization function (TSF) module maintains the TSF timer of the MAC. It also maintains the target beacon transmission time (TBTT). The TSF timer hardware, under the control of the PSM, is capable of adopting timestamps received from beacon and probe response frames in order to maintain synchronization with the network. The TSF module also generates trigger signals for events that are specified as offsets from the TSF timer, such as uplink and downlink transmission times used in PSMP. #### NAV The network allocation vector (NAV) timer module is responsible for maintaining the NAV information conveyed through the duration field of MAC frames. This ensures that the MAC complies with the protection mechanisms specified in the standard. The hardware, under the control of the PSM, maintains the NAV timer and updates the timer appropriately based on received frames. This timing information is provided to the IFS module, which uses it as a virtual carrier-sense indication. #### MAC-PHY Interface The MAC-PHY interface consists of a data path interface to exchange RX/TX data from/to the PHY. In addition, there is an programming interface, which can be controlled either by the host or the PSM to configure and control the PHY. Document Number: 002-14943 Rev. \*K Page 58 of 116 # 11.2 WLAN PHY Description The CYW43340 WLAN Digital PHY is designed to comply with IEEE 802.11a/b/g/n single-stream to provide wireless LAN connectivity supporting data rates from 1 Mbps to 150 Mbps for low-power, high-performance handheld applications. The PHY has been designed to work with interference, radio nonlinearity, and impairments. It incorporates efficient implementations of the filters, FFT and Viterbi decoder algorithms. Efficient algorithms have been designed to achieve maximum throughput and reliability, including algorithms for carrier sense/rejection, frequency/phase/timing acquisition and tracking, channel estimation and tracking. The PHY receiver also contains a robust IEEE 802.11b demodulator. The PHY carrier sense has been tuned to provide high throughput for IEEE 802.11g/11b hybrid networks with Bluetooth coexistence. It has also been designed for shared single antenna systems between WL and BT to support simultaneous RX-RX. #### 11.2.1 PHY Features - Supports IEEE 802.11a, 11b, 11g, and 11n single-stream PHY standards. - IEEE 802.11n single-stream operation in 20 MHz and 40 MHz channels - Supports Optional Short GI and Green Field modes in TX and RX. - Supports optional space-time block code (STBC) receive of two space-time streams. - TX LDPC for improved range and power efficiency - Supports IEEE 802.11h/k for worldwide operation. - Advanced algorithms for low power, enhanced sensitivity, range, and reliability - Algorithms to improve performance in presence of Bluetooth - Simultaneous RX-RX (WL-BT) architecture - Automatic gain control scheme for blocking and non blocking application scenario for cellular applications - Closed loop transmit power control - Digital RF chip calibration algorithms to handle CMOS RF chip non-idealities - On-the-fly channel frequency and transmit power selection - Supports per packet RX antenna diversity. - Designed to meet FCC and other worldwide regulatory requirements. Document Number: 002-14943 Rev. \*K Figure 37. WLAN PHY Block Diagram One of the key features of the PHY is its space-time block coding (STBC) capability. The STBC scheme can obtain diversity gains in a fading channel environment. On a connection with an access point that uses multiple transmit antennas and supports STBC, the CYW43340 can process two space-time streams to improve receiver performance. Figure 38 is a block diagram showing the STBC implementation in the receive path. Figure 38. STBC Implementation in the Receive Path In STBC mode, symbols are processed in pairs. Equalized output symbols are linearly combined and decoded. The channel estimate is refined on every pair of symbols using the received symbols and reconstructed symbols. # 12. WLAN Radio Subsystem The CYW43340 includes an integrated dual-band WLAN RF transceiver that has been optimized for use in 2.4 GHz and 5 GHz Wireless LAN systems. It has been designed to provide low-power, low-cost, and robust communications for applications operating in the globally available 2.4 GHz unlicensed ISM or 5 GHz U-NII bands. The transmit and receive sections include all on-chip filtering, mixing, and gain control functions. #### 12.1 Receiver Path The CYW43340 has a wide dynamic range, direct conversion receiver. It employs high order on-chip channel filtering to ensure reliable operation in the noisy 2.4 GHz ISM band or the entire 5 GHz U-NII band. Control signals are available that can support the use of optional external low noise amplifiers (LNA), which can increase the receive sensitivity by several dB. #### 12.2 Transmit Path Baseband data is modulated and upconverted to the 2.4 GHz ISM or 5-GHz U-NII bands, respectively. The CYW43340 includes an on-chip regulator which regulates VBAT down to 3.3V for the CYW43340 on-chip linear Power Amplifiers. Closed-loop output power control is provided by means of internal a-band and g-band power detectors. ## 12.3 Calibration The CYW43340 features dynamic and automatic on-chip calibration to continually compensate for temperature and process variations across components. This enables the CYW43340 to be used in high-volume applications, because calibration routines are not required during manufacturing testing. These calibration routines are performed periodically in the course of normal radio operation. Examples of some of the automatic calibration algorithms are baseband filter calibration for optimum transmit and receive performance and LOFT calibration for carrier leakage reduction. In addition, I/Q Calibration, R Calibration, and VCO Calibration are performed on-chip. No per-board calibration is required in manufacturing test, which helps to minimize test time and cost during large volume production. Document Number: 002-14943 Rev. \*K Page 60 of 116 # 13. Pinout and Signal Descriptions # 13.1 Signal Assignments Figure 39 shows the WLBGA ball map. Table 19 on page 61 contains the signal description for all packages. FM\_LNAVCOVDD FM\_RFIN BT\_VCOVDD BT\_LNAVDD BT\_RF BT\_PAVDD WRF\_RFIN\_2G WRF\_RFOUT\_2G WRF\_PAPMU\_VOUT\_LDO3P3 WRF\_RFOUT\_5G WRF\_PAPMU\_VBAT\_VDD5P0 FM LNAVSS BT IFVSS WRF\_PAPMU\_GND FM\_VCOVSS BT\_VCOVSS BT\_PLLVDD BT\_PAVSS WRF\_PA2G\_VBAT\_VDD3P3 WRF\_CBUCK\_PAVDD1P5 WRF\_RFIN\_5G C FM\_AOUT2 FM\_PLLVSS BT\_IFVDD BT\_PLLVSS WRF\_PA2G\_VBAT\_GND3P3 WRF\_PA5G\_VBAT\_GND3P3\_C3 WRF\_PA5G\_VBAT\_GND3P3\_C2 FM\_PLLVDD VSSC\_D6 WRF\_LNA\_2G\_GND1P2 WRF\_LNA\_5G\_GND1P2 D FM\_AOUT1 BT\_I2S\_WS BT\_I2S\_CLK WRF\_PADRV\_VBAT\_VDD3P3 WRF\_PADRV\_VBAT\_GND3P3 WRF\_GPIO\_OUT CLK\_REQ BT\_DEV\_WAKE VDDC E9 BT\_PCM\_OUT BT\_I2S\_DO WRF RX GND1P2 WRF\_TX\_GND1P2 WRF\_VCO\_GND1P2 LPO IN BT\_HOST\_WAKE BT\_PCM\_IN BT PCM SYNC WRF AFE GND1P2 WRF BUCK VDD1P5 WL GPIO 1 WRF SYNTH VDD1P2 BT\_PCM\_CLK WRF\_XTAL\_CAB\_VDD1P2 BT\_UART\_CTS\_N BT\_UART\_TXD NC\_G9 RF\_SW\_CTRL\_3 VSSC\_G7 RF\_SW\_CTRL\_2 WL\_GPIO\_6 WL\_GPIO\_2 WL\_GPIO\_0 WRF\_SYNTH\_GND1P2 WRF\_XTAL\_CAB\_XOP WRF\_XTAL\_CAB\_XON BT UART RTS N BT UART RXD VDDIO H9 RF SW CTRL 4 VDDC H7 RF SW CTRL 1 WL GPIO 5 WL GPIO 3 WRF TCXO VDD1P8 WRF XTAL CAB GND1P2 NC\_J11 VSS\_J10 NC\_J9 VSS\_J8 WL\_GPIO\_4 VDDIO\_RF WL\_GPIO\_12 VDDIO\_J4 WRF\_TCXO\_CKIN2V BT\_REG\_ON WL\_REG\_ON VSS\_K11 VSS\_K10 NC\_K9 VSS\_K8 NC\_K7 SDIO\_DATA\_2 SDIO\_DATA\_3 RREFHSIC HSIC\_DATA VDDC\_K1 VSS\_L11 VSS\_L10 VSS\_L9 VSS\_L8 NC\_L7 RF\_SW\_CTRL\_0 SDIO\_DATA\_0 SDIO\_DATA\_1 HSIC\_DVDD1P2\_OUT HSIC\_STROBE HSIC\_AGND12PLL VSS M11 VSS M10 VSS M9 VSS M8 NC M7 SDIO CLK SDIO CMD JTAG SEL VSSC M2 PMU AVSS VSS\_N11 VSS N10 VSS\_N9 VSS\_N8 VSS\_N7 VSSC\_N6 VOUT 2P5 VOUT CLDO SR VDDBATA5V SR VLX VSS\_P11 VSS P10 VSS P9 VSS P8 VSS P7 VSS P6 VDDC P5 **VOUT LNLDO** LDO\_VDD1P5 SR\_VDDBATP5V SR\_PVSS Top layer metal restrict Depopulated Figure 39. 141-Bump CYW43340 WLBGA Ball Map (Bottom View) # 13.2 Signal Descriptions The signal name, type, and description of each pin in the CYW43340 is listed in Table 19. The symbols shown under Type indicate pin directions (I/O = bidirectional, I = input, O = output) and the internal pull-up/pull-down characteristics (PU = weak internal pull-up resistor and PD = weak internal pull-down resistor), if any. See also Table 20 on page 67 for resistor strapping options. **Table 19. WLBGA Signal Descriptions** | WLBGA Ball | Signal Name | Туре | Description | | | | |------------|--------------------------|-----------|------------------------------------------------------------------------------|--|--|--| | | WLAN RF Signal Interface | | | | | | | A5 | WRF_RFIN_2G | I | 2.4G RF input | | | | | C1 | WRF_RFIN_5G | I | 5G RF input | | | | | A4 | WRF_RFOUT_2G | 0 | 2.4G RF output | | | | | A2 | WRF_RFOUT_5G | 0 | 5G RF output | | | | | D2 | WRF_GPIO_OUT | I/O | - | | | | | • | RF Contro | l Signals | | | | | | L6 | RF_SW_CTRL_0 | 0 | RF switch enable | | | | | H6 | RF_SW_CTRL_1 | 0 | RF switch enable | | | | | G6 | RF_SW_CTRL_2 | 0 | RF switch enable | | | | | G8 | RF_SW_CTRL_3 | 0 | RF switch enable | | | | | H8 | RF_SW_CTRL_4 | 0 | RF switch enable | | | | | | SDIO Bus | Interface | | | | | | M6 | SDIO_CLK | I | SDIO clock input | | | | | M5 | SDIO_CMD | I/O | SDIO command line | | | | | L5 | SDIO_DATA_0 | I/O | SDIO data line 0 | | | | | L4 | SDIO_DATA_1 | I/O | SDIO data line 1. Also used as a strapping option (see Table 20 on page 67). | | | | | K5 | SDIO_DATA_2 | I/O | SDIO data line 2. Also used as a strapping option (see Table 20 on page 67). | | | | | K4 | SDIO_DATA_3 | I/O | SDIO data line 3 | | | | Note: Per Section 6 of the SDIO specification, 10 to 100 kohm pull-ups are required on the four DATA lines and the CMD line. This requirement must be met during all operating states by using external pull-up resistors or properly programming internal SDIO Host pull-ups. | programming in | Stogramming internal objection pair aps. | | | | | | | |----------------|------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | JTAG Interface | | | | | | | | M4 | JTAG_SEL | I/O | JTAG select: Connect this pin high (VDDIO) in order to use GPIO_2 through GPIO_5 and GPIO_12 as JTAG signals. Otherwise, if this pin is left as a NO_CONNECT, its internal pull-down selects the default mode that allows GPIOs 2, 3, 4, 5, and 12 to be used as GPIOs. Note: See "WLAN GPIO Interface" on page 62 for the JTAG signal pins. | | | | | | | HS | IC Interface | | | | | | | L2 | HSIC_STROBE | I | HSIC Strobe | | | | | | K2 | HSIC_DATA | I/O | HSIC Data | | | | | | K3 | RREFHSIC | I | HSIC reference resistor input. If HSIC is used, connect this pin to ground via a $51\Omega5\%$ resistor. | | | | | Table 19. WLBGA Signal Descriptions (Cont.) | WLBGA Ball | Signal Name | Туре | Description | |------------|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | WLAN GPI | O Interface | | | G3 | WL_GPIO_0 | I/O | This pin can be programmed by software to be a GPIO. | | F3 | WL_GPIO_1 | I/O | This pin can be programmed by software to be a GPIO or an AP_READY or HSIC_HOST_READY input from the host indicating that it is awake. | | G4 | WL_GPIO_2 | I/O | This pin can be programmed by software to be a GPIO, the JTAG TCK or an HSIC_READY output to the host, indicating that the device is ready to respond with a CONNECT when it sees IDLE on the HSIC bus. | | H4 | WL_GPIO_3 | I/O | This pin can be programmed by software to be a GPIO or the JTAG TMS signal. | | J7 | WL_GPIO_4 | I/O | This pin can be programmed by software to be a GPIO, the JTAG TDI signal, the UART RX signal, or as the WLAN_HOST_WAKE output indicating that host wake-up should be performed. | | H5 | WL_GPIO_5 | I/O | This pin can be programmed by software to be a GPIO, the JTAG TDO signal or the UART TX signal. | | G5 | WL_GPIO_6 | I/O | GPIO pin. Note: Some GPIOs are also used as strapping options (see Table 20 on page 67). | | J5 | WL_GPIO_12 | I/O | This pin can be programmed by software to be a GPIO or the JTAG TRST_L signal. GPIO12 has an internal pull-down by default if JTAG_SEL is low. When JTAG_SEL is high, GPIO12 is used as JTAG_TRST_L and is pulled up. This pin is also used as WLAN_DEV_WAKE, an out-of- band wake-up signal when the host wants to wake WLAN from the deep sleep mode. Note: Some GPIOs are also used as strapping options (see Table 20 on page 67). | | | Clo | cks | | | H1 | WRF_XTAL_CAB_XON | 0 | XTAL oscillator output | | G1 | WRF_XTAL_CAB_XOP | I | XTAL oscillator input | | J3 | WRF_TCXO_CKIN2V | I | TCXO buffered input. When not using a TCXO this pin should be connected to ground. | | E11 | CLK_REQ | 0 | External system clock request—Used when the system clock is not provided by a dedicated crystal (for example, when a shared TCXO is used). Asserted to indicate to the host that the clock is required. Shared by BT, and WLAN. Can also be programmed as the BT_I2S_DI input pin if CLK_REQ functionality is not required. | | F11 | LPO_IN | I | External sleep clock input (32.768 kHz) | Table 19. WLBGA Signal Descriptions (Cont.) | WLBGA Ball | Signal Name | Туре | Description | | | | |------------|-----------------------|---------------|-----------------------------------------------------------------------------------------|--|--|--| | • | Bluetooth/FM Receiver | | | | | | | A7 | BT_RF | I/O | Bluetooth transceiver RF antenna port | | | | | D11 | FM_AOUT1 | 0 | FM analog output 1 | | | | | C11 | FM_AOUT2 | 0 | FM analog output 2 | | | | | A10 | FM_RFIN | I | FM radio antenna port | | | | | | Blueto | ooth PCM | | | | | | F8 | BT_PCM_CLK | I/O | PCM clock; can be master (output) or slave (input) | | | | | F9 | BT_PCM_IN | I | PCM data input sensing | | | | | E8 | BT_PCM_OUT | 0 | PCM data output | | | | | F7 | BT_PCM_SYNC | I/O | PCM sync; can be master (output) or slave (input) | | | | | • | Bluetooth U | JART and Wake | | | | | | G11 | BT_UART_CTS_N | I | UART clear-to-send. Active-low clear-to-send signal for the HCI UART interface. | | | | | H11 | BT_UART_RTS_N | 0 | UART request-to-send. Active-low request-to-<br>send signal for the HCI UART interface. | | | | | H10 | BT_UART_RXD | I | UART serial input. Serial data input for the HCI UART interface. | | | | | G10 | BT_UART_TXD | 0 | UART serial output. Serial data output for the HCI UART interface. | | | | | E10 | BT_DEV_WAKE | I/O | DEV_WAKE or general-purpose I/O signal | | | | | F10 | BT_HOST_WAKE | I/O | HOST_WAKE or general-purpose I/O signal | | | | Note: By default, the Bluetooth BT WAKE signals provide GPIO/WAKE functionality, and the UART pins provide UART functionality. Through software configuration, the PCM interface can also be routed over the BT WAKE/UART signals as follows: - PCM CLK on the UART RTS N pin - PCM\_OUT on the UART\_CTS\_N pin - PCM\_SYNC on the BT\_HOST\_WAKE pin ■ PCM\_IN on the BT\_DEV\_WAKE pin In this case, the BT HCI transport included sleep signaling will operate using UART\_RXD and UART\_TXD; that is, using a 3-Wire UART Transport. | Bluetooth/FM I <sup>2</sup> S | | | | | | |-------------------------------|------------|-------|---------------------------------------------------------------|--|--| | D7 | BT_I2S_CLK | I/O I | <sup>2</sup> S clock; can be master (output) or slave (input) | | | | E7 | BT_I2S_DO | I/O I | <sup>2</sup> S data output | | | | D8 | BT_I2S_WS | I/O I | <sup>2</sup> S WS; can be master (output) or slave (input) | | | Table 19. WLBGA Signal Descriptions (Cont.) | WLBGA Ball | Signal Name | Type | Description | |------------|------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Miscellaneous | | | | J1 | WL_REG_ON | | Used by PMU to power up or power down the internal CYW43340 regulators used by the WLAN section. Also, when deasserted, this pin holds the WLAN section in reset. This pin has an internal 200 k $\Omega$ pull-down resistor that is enabled by default. It can be disabled through programming. | | J2 | BT_REG_ON | I | Used by PMU to power up or power down the internal CYW43340 regulators used by the Bluetooth/FM section. Also, when deasserted, this pin holds the Bluetooth/FM section in reset. This pin has an internal 200 k $\Omega$ pull-down resistor that is enabled by default. It can be disabled through programming. | | | Integrated Voltage Reg | ulators | | | N2 | SR_VDDBATA5V | I | Quiet VBAT | | P2 | SR_VDDBATP5V | I | Power VBAT | | N1 | SR_VLX | 0 | CBUCK switching regulator output. See Table 38 on page 96 for details of the inductor and capacitor required on this output. | | P3 | LDO_VDD1P5 | I | Input for the LNLDO, CLDO, and HSIC LDOs. It is also the voltage feedback pin for the CBUCK regulator. | | P4 | VOUT_LNLDO | 0 | Output of low-noise LNLDO | | N3 | VOUT_CLDO | 0 | Output of core LDO | | | Bluetooth Power Sup | plies | | | A6 | BT_PAVDD | I | Bluetooth PA power supply | | A8 | BT_LNAVDD | I | Bluetooth LNA power supply | | C8 | BT_IFVDD | I | Bluetooth IF block power supply | | B8 | BT_PLLVDD | I | Bluetooth RF PLL power supply | | A9 | BT_VCOVDD | I | Bluetooth RF power supply | | | FM Receiver Power Su | pplies | | | D10 | FM_PLLVDD | I | FM PLL power supply | | A11 | FM_LNAVCOVDD | I | FM VCO and receiver power supply pin | Table 19. WLBGA Signal Descriptions (Cont.) | WLBGA Ball | Signal Name | Туре | Description | |------------|-----------------------|--------------|----------------------------------------------------------------------------------------------------------| | • | WLAN Power S | Supplies | | | F4 | WRF_BUCK_VDD1P5 | I | Internal LDO supply from CBUCK for VCO, AFE, TX, and RX | | B3 | WRF_CBUCK_PAVDD1P5 | I | NO_CONNECT | | B5 | WRF_PA2G_VBAT_VDD3P3 | I | 2G PA 3.3V Supply | | D4 | WRF_PADRV_VBAT_VDD3P3 | I | 3.3V supply for A/G band PAD | | A1 | WRF_PAPMU_VBAT_VDD5P0 | I | PAPMU VBAT power supply | | A3 | WRF_PAPMU_VOUT_LDO3P3 | 0 | PAPMU 3.3V LDO output voltage | | F2 | WRF_SYNTH_VDD1P2 | I | Synth VDD 1.2V input | | H3 | WRF_TCXO_VDD1P8 | I | Supply to the WRF_TCXO_CKIN input buffer. When not using a TCXO, this pin should be connected to ground. | | F1 | WRF_XTAL_CAB_VDD1P2 | I | XTAL oscillator supply | | | Miscellaneous Pov | wer Supplies | | | L3 | HSIC_DVDD1P2_OUT | 0 | 1.2V supply for HSIC interface. This pin can be NO_CONNECT when HSIC is not used. | | E9 | VDDC_E9 | I | Core supply for WLAN and BT. | | H7 | VDDC_H7 | I | | | K1 | VDDC_K1 | I | | | P5 | VDDC_P5 | I | | | H9 | VDDIO_H9 | I | I/O supply (1.8–3.3V). For the WLBGA package, | | J4 | VDDIO_J4 | I | this is the supply for both SDIO and other I/O pads. | | J6 | VDDIO_RF | I | I/O supply for RF switch control pads (3.3V) | | N4 | VOUT_2P5 | 0 | 2.5V LDO output | | | Ground | d | | | B7 | BT_PAVSS | I | Bluetooth PA ground | | B6 | BT_IFVSS | I | 1.2V Bluetooth IF block ground | | C7 | BT_PLLVSS | I | Bluetooth RF PLL ground | | B9 | BT_VCOVSS | I | 1.2V Bluetooth RF ground | | B11 | FM_VCOVSS | I | FM VCO ground | | B10 | FM_LNAVSS | | FM receiver ground | | C9 | FM_PLLVSS | I | FM PLL ground | | L1 | HSIC_AGND12PLL | I | HSIC PLL ground | | M1 | PMU_AVSS | I | Quiet ground | | P1 | SR_PVSS | I | Power ground | | D6 | VSSC_D6 | I | Core ground for WLAN and BT | | G7 | VSSC_G7 | I | | | M2 | VSSC_M2 | I | | | N6 | VSSC_N6 | I | ] | | G2 | WRF_SYNTH_GND1P2 | I | Synth ground | | F5 | WRF_AFE_GND1P2 | I | AFE ground | | D5 | WRF_LNA_2G_GND1P2 | I | 2 GHz internal LNA ground | Table 19. WLBGA Signal Descriptions (Cont.) | WLBGA Ball | Signal Name | Type | Description | |------------|-------------------------|------|---------------------------| | D1 | WRF_LNA_5G_GND1P2 | I | 5 GHz internal LNA ground | | C4 | WRF_PA2G_VBAT_GND3P3 | I | 2.4 GHz PA ground | | C2 | WRF_PA5G_VBAT_GND3P3_C2 | I | 5 GHz PA ground | | C3 | WRF_PA5G_VBAT_GND3P3_C3 | | 1 | | B1 | WRF_PAPMU_GND | I | PMU ground | | D3 | WRF_PADRV_VBAT_GND3P3 | I | PA driver ground | | E5 | WRF_RX_GND1P2 | I | RX ground | | E4 | WRF_TX_GND1P2 | I | TX ground | | E1 | WRF_VCO_GND1P2 | I | VCO/LOGEN ground | | H2 | WRF_XTAL_CAB_GND1P2 | I | XTAL ground | | J8 | VSS_J8 | ı | Ground | | J10 | VSS_J10 | I | Ground | | K8 | VSS_K8 | ı | Ground | | K10 | VSS_K10 | I | Ground | | K11 | VSS_K11 | I | Ground | | L8 | VSS_L8 | ı | Ground | | L9 | VSS_L9 | ı | Ground | | L10 | VSS_L10 | ı | Ground | | L11 | VSS_L11 | I | Ground | | M8 | VSS_M8 | ı | Ground | | M9 | VSS_M9 | ı | Ground | | M10 | VSS_M10 | ı | Ground | | M11 | VSS_M11 | ı | Ground | | N7 | VSS_N7 | ı | Ground | | N8 | VSS_N8 | ı | Ground | | N9 | VSS_N9 | ı | Ground | | N10 | VSS_N10 | ı | Ground | | N11 | VSS_N11 | I | Ground | | P6 | VSS_P6 | ı | Ground | | P7 | VSS_P7 | I | Ground | | P8 | VSS_P8 | ı | Ground | | P9 | VSS_P9 | l l | Ground | | P10 | VSS_P10 | I | Ground | | P11 | VSS_P11 | I | Ground | Table 19. WLBGA Signal Descriptions (Cont.) | WLBGA Ball | Signal Name | Туре | Description | | | | | | | |------------|-------------|------|-------------|--|--|--|--|--|--| | | No Connect | | | | | | | | | | G9 | NC_G9 | _ | No Connect | | | | | | | | J9 | NC_J9 | - | | | | | | | | | J11 | NC_J11 | _ | | | | | | | | | K7 | NC_K7 | _ | | | | | | | | | K9 | NC_K9 | - | | | | | | | | | L7 | NC_L7 | _ | | | | | | | | | M7 | NC_M7 | _ | | | | | | | | ## 13.2.1 WLAN GPIO Signals and Strapping Options The pins listed in Table 20 on page 67 are sampled at power-on reset (POR) to determine the various operating modes. Sampling occurs a few milliseconds after an internal POR or deassertion of the external POR. After the POR, each pin assumes the GPIO or alternative function specified in the signal descriptions table. Each strapping option pin has an internal pull-up (PU) or pull-down (PD) resistor that determines the default mode. To change the mode, connect an external PU resistor to VDDIO or a PD resistor to GND, using a 10 k $\Omega$ resistor or less. Note: Refer to the reference board schematics for more information. Table 20. WLAN GPIO Functions and Strapping Options (Advance Information) | Pin Name | WLBGA<br>Pin # | Default | Function | Description | |--------------|----------------|---------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SDIO_DATA_1 | F9 | 0 | strap_host_ifc_1 | The three strap pins strap_host_ifc_[3:1] select the host interface <sup>a</sup> to enable: | | | | | | ■ 0XX: SDIO | | | | | | ■ 10X: gSPI | | | | | | ■ 110: normal HSIC | | | | | | ■ 111: bootloader-less HSIC | | SDIO_DATA_2 | G8 | 0 | strap_host_ifc_2 | ■ 0: select gSPI mode | | | | | | ■ 1: select SDIO mode | | GPIO_6/ | J6 | 0 | strap_host_ifc_3 | ■ 0: select SDIO mode | | SPI_MODE_SEL | | | | ■ 1: select HSIC mode | | JTAG_SEL | M4 | N/A | JTAG select | ■ JTAG select: Connect this pin high (VDDIO) in order to use GPIO_2 through GPIO_5 and GPIO_12 as JTAG signals. Otherwise, if this pin is left as a NO_CONNECT, its internal Pull-down selects the default mode that allows GPIOs 2, 3, 4, 5, and 12 to be used as GPIOs. | | | | | | <b>Note:</b> See "WLAN GPIO Interface" on page 62 for the JTAG signal pins. | a.The unused host interface is tristated. However, the SDIO lines have internal pulls activated when in HSIC mode (see Table 22: "I/O States," on page 68). There are no bus-keepers on the HSIC interface when it is not in use. ## 13.2.2 CIS Select Options CIS select options are defined in Table 21. # 13.3 I/O States ## Table 21. CIS Select | OTPEnabled | CIS Source | OTP State | ChipID Source | |------------|---------------------------------|-----------|---------------------------------| | 0 | Default | OFF | Default | | 1 | OTP if programmed, else default | ON | OTP if programmed, else default | The following notations are used in Table 22: - I: Input signal - O: Output signal - I/O: Input/Output signal - PU = Pulled up - PD = Pulled down - NoPull = Neither pulled up nor pulled down ## Table 22. I/O States | Name | 1/0 | Keeper | Active Mode | Low Power State/<br>Sleep<br>(All Power Present) | Power-down<br>(BT_REG_ON and<br>WL_REG_ON<br>Held Low) | Out-of-Reset;<br>Before SW Download<br>(BT_REG_ON=1;<br>WL_REG_ON=1) | (WL_REG_ON=1 and<br>BT_REG_ON=0) and<br>VDDIOs Are Present | and VDDIOs Are | Power<br>Rail | |------------------|-----|--------|------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------|----------------|---------------| | WL_REG_ON | I | N | Input; PD (pull-down can be disabled) | Input; PD (pull-down can be disabled) | Input; PD (of 200K) | Input; PD (of 200k) | Input; PD (of 200k) | _ | - | | BT_REG_ON | I | N | Input; PD (pull down can be disabled) | Input; PD (pull down can be disabled) | Input; PD (of 200K) | Input; PD (of 200k) | Input; PD (of 200k) | _ | - | | CLK_REQ | I/O | Y | Open drain or push-pull (programmable). Active high. | Open drain or push-pull (programmable). Active high | PD | Open drain.<br>Active high. | Open drain.<br>Active high. | _ | BT_VDDO | | BT_HOST_WAK<br>E | I/O | Y | I/O; PU, PD, NoPull<br>(programmable) | I/O; PU, PD, NoPull<br>(programmable) | High-Z, NoPull | Input, PD | Input, PD | _ | BT_VDDO | | BT_DEV_WAKE | I/O | Y | I/O; PU, PD, NoPull<br>(programmable) | Input; PU, PD, NoPull (programmable) | High-Z, NoPull | Input, PD | Input, PD | _ | BT_VDDO | | BT_UART_CTS | I | Υ | Input; NoPull | Input; NoPull | High-Z, NoPull | Input; PU | Input; PU | _ | BT_VDDO | | BT_UART_RTS | 0 | Υ | Output; NoPull | Output; NoPull | High-Z, NoPull | Input; PU | Input; PU | _ | BT_VDDO | | BT_UART_RXD | I | Υ | Input; PU | Input; NoPull | High-Z, NoPull | Input; PU | Input; PU | - | BT_VDDO | | BT_UART_TXD | 0 | Υ | Output; NoPull | Output; NoPull | High-Z, NoPull | Input; PU | Input; PU | - | BT_VDDO | | SDIO_DATA_0 | I/O | N | HSIC MODE -> PU;<br>SDIO MODE -> NoPull | HSIC MODE -> PU;<br>SDIO MODE -> NoPull | HSIC MODE -> NoPull;<br>SDIO MODE -> NoPull | | HSIC MODE -> PU;<br>SDIO MODE -><br>NoPull | _ | WL_VDDI<br>O | Table 22. I/O States (Cont.) | Name | 1/0 | Keeper | Active Mode | Low Power State/<br>Sleep<br>(All Power Present) | Power-down<br>(BT_REG_ON and<br>WL_REG_ON<br>Held Low) | Out-of-Reset;<br>Before SW Download<br>(BT_REG_ON=1;<br>WL_REG_ON=1) | | (WL_REG_ON=0<br>and<br>BT_REG_ON=1)<br>and VDDIOs Are<br>Present | Power<br>Rail | |-------------|-----|--------|-----------------------------------------|--------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------------|------------------------------------------------------------------|---------------| | SDIO_DATA_1 | I/O | N | HSIC MODE -> PD;<br>SDIO MODE -> NoPull | HSIC MODE -> PD;<br>SDIO MODE -> NoPull | HSIC MODE -> NoPull;<br>SDIO MODE -> NoPull | HSIC MODE -> PD;<br>SDIO MODE -> PD | HSIC MODE -> PD;<br>SDIO MODE -><br>NoPull | - | WL_VDDI<br>O | | SDIO_DATA_2 | I/O | N | HSIC MODE -> PU;<br>SDIO MODE -> NoPull | HSIC MODE -> PU;<br>SDIO MODE -> NoPull | HSIC MODE -> NoPull;<br>SDIO MODE -> NoPull | HSIC MODE -> PU;<br>SDIO MODE -> PD | HSIC MODE -> PU;<br>SDIO MODE -><br>NoPull | _ | WL_VDDI<br>O | | SDIO_DATA_3 | I/O | N | HSIC MODE -> PU;<br>SDIO MODE -> NoPull | HSIC MODE -> PU;<br>SDIO MODE -> NoPull | HSIC MODE -> NoPull;<br>SDIO MODE -> NoPull | HSIC MODE -> PU;<br>SDIO MODE -> NoPull | HSIC MODE -> PU;<br>SDIO MODE -><br>NoPull | - | WL_VDDI<br>O | | SDIO_CMD | I/O | N | HSIC MODE -> PU;<br>SDIO MODE -> NoPull | HSIC MODE -> PU;<br>SDIO MODE -> NoPull | HSIC MODE -> NoPull;<br>SDIO MODE -> NoPull | HSIC MODE -> PU;<br>SDIO MODE -> NoPull | | - | WL_VDDI<br>O | | SDIO_CLK | I | N | HSIC MODE -> PD;<br>SDIO MODE -> NoPull | HSIC MODE -> PD;<br>SDIO MODE -> NoPull | HSIC MODE -> NoPull;<br>SDIO MODE -> NoPull | HSIC MODE -> PD;<br>SDIO MODE -> NoPull | HSIC MODE -> PD;<br>SDIO MODE -><br>NoPull | - | WL_VDDI<br>O | | BT_PCM_CLK | I/O | Υ | Input; NoPull (Note 4) | Input; NoPull (Note 4) | High-Z, NoPull | Input, PD | Input, PD | - | BT_VDDO | | BT_PCM_IN | I/O | Υ | Input; NoPull (Note 4) | Input; NoPull (Note 4) | High-Z, NoPull | Input, PD | Input, PD | - | BT_VDDO | | BT_PCM_OUT | I/O | Υ | Input; NoPull (Note 4) | Input; NoPull (Note 4) | High-Z, NoPull | Input, PD | Input, PD | _ | BT_VDDO | | BT_PCM_SYNC | I/O | Υ | Input; NoPull (Note 4) | Input; NoPull (Note 4) | High-Z, NoPull | Input, PD | Input, PD | _ | BT_VDDO | | BT_I2S_WS | I/O | Υ | Input; NoPull (Note 5) | Input; NoPull (Note 5) | High-Z, NoPull | Input, PD | Input, PD | - | BT_VDDO | | BT_I2S_CLK | I/O | | Input; NoPull (Note 5) | Input; NoPull (Note 5) | High-Z, NoPull | Input, PD | Input, PD | _ | BT_VDDO | | BT_I2S_DO | I/O | Υ | Input; NoPull (Note 5) | Input; NoPull (Note 5) | High-Z, NoPull | Input, PD | Input, PD | - | BT_VDDO | | JTAG_SEL | I | | PD | PD | PD | PD | PD | PD | WL_VDDI<br>O | | GPIO_0 | I/O | | PD | PD | NoPull | PD | PD | PD | WL_VDDI<br>O | | GPIO_1 | I/O | | NoPull | NoPull | NoPull | NoPull | NoPull | NoPull | WL_VDDI<br>O | | GPIO_2 | I/O | | PU | PU | NoPull | PU | PU | PU | WL_VDDI<br>O | | GPIO_3 | I/O | Υ | JTAG_SEL = 1 PU;<br>jtag_sel=0 PD | jtag_sel=1 PU;<br>jtag_sel=0 PD | NoPull | jtag_sel=1 PU;<br>jtag_sel=0 PD | jtag_sel=1 PU;<br>jtag_sel=0 PD | jtag_sel = 1 PU;<br>jtag_sel = 0 PD | WL_VDDI<br>O | | GPIO_4 | I/O | Υ | jtag_sel=1 PU;<br>jtag_sel=0 PD | jtag_sel=1 PU;<br>jtag_sel=0 PD | NoPull | jtag_sel=1 PU;<br>jtag_sel=0 PD | jtag_sel=1 PU;<br>jtag_sel=0 PD | jtag_sel = 1 PU;<br>jtag_sel = 0 PD | WL_VDDI<br>O | ### Table 22. I/O States (Cont.) | Name | 1/0 | Keeper | | Low Power State/<br>Sleep | (BT_REG_ON and WL_REG_ON | (BT_REG_ON=1; | | and VDDIOs Are | Power<br>Rail | |---------|-----|--------|---------------------------------|---------------------------------|--------------------------|---------------|---------------------------------|----------------|---------------| | GPIO_5 | I/O | Υ | NoPull | NoPull | NoPull | NoPull | NoPull | NoPull | WL_VDDI<br>O | | GPIO_6 | I/O | Υ | PD | PD | NoPull | PD | PD | PD | WL_VDDI<br>O | | GPIO_12 | I/O | Υ | jtag_sel=1 PU;<br>jtag_sel=0 PD | jtag_sel=1 PU;<br>jtag_sel=0 PD | NoPull | | jtag_sel=1 PU;<br>jtag_sel=0 PD | PU | WL_VDDI<br>O | - 1. Keeper column: N=pad has no keeper. Y=pad has a keeper. Keeper is always active except in Power-down state. - 2. If there is no keeper, and it is an input and there is Nopull, then the pad should be driven to prevent leakage due to floating pad (e.g., SDIO\_CLK). - 3. In the Power-down state (xx\_REG\_ON=0): High-Z; NoPull => the pad is disabled because power is not supplied. - 4. Depending on whether the PCM interface is enabled and the configuration of PCM is in master or slave mode, it can be either output or input. - **5.** Depending on whether the I<sup>2</sup>S interface is enabled and the configuration of I<sup>2</sup>S is in master or slave mode, it can be either output or input. - **6.** GPIO\_6 is input-only during the Low-Power and Deep-Sleep modes. - 7. GPIO\_0 through GPIO\_5 and GPIO\_12 can be configured to operate as inputs or outputs in Deep-Sleep mode before entering the mode. - 8. The GPIO pull states for the Active and Low-Power states are hardware defaults. They can all be subsequently programmed as pull-ups or pull-downs. - **9.** Regarding GPIO pins, the following are the pull-up and pull-down values for both 3.3V and 1.8V VDDIO: | | <u>Minimum (kΩ)</u> | Typical ( $k\Omega$ ) | Maximum (kΩ) | | |-------------------------|---------------------|-----------------------|--------------|--| | 3.3V VDDIO, Pull-downs: | 51.5 | 44.5 | 38 | | | 3.3V VDDIO, Pull-ups: | 37.4 | 39.5 | 44.5 | | | 1.8V VDDIO, Pull-downs: | 64 | 83 | 116 | | | 1.8V VDDIO, Pull-ups: | 65 | 86 | 118 | | # 14. DC Characteristics Note: Values in this data sheet are design goals and are subject to change based on the results of device characterization. # 14.1 Absolute Maximum Ratings **Caution!** The absolute maximum ratings in Table 23 indicate levels where permanent damage to the device can occur, even if these limits are exceeded for only a brief duration. Functional operation is not guaranteed under these conditions. Operation at absolute maximum conditions for extended periods can adversely affect long-term reliability of the device. **Table 23. Absolute Maximum Ratings** | Rating | Symbol | Value | Unit | |---------------------------------------------|-------------------------|---------------|------| | DC supply for VBAT and PA driver supply: | VBAT | -0.5 to +6.0 | V | | DC supply voltage for digital I/O | VDDIO | -0.5 to 3.9 | V | | DC supply voltage for RF switch I/Os | VDDIO_RF | -0.5 to 3.9 | V | | DC input supply voltage for CLDO and LNLDO1 | - | -0.5 to 1.575 | V | | DC supply voltage for RF analog | VDDRF | –0.5 to 1.32 | V | | DC supply voltage for core | VDDC | -0.5 to 1.32 | V | | WRF_TCXO_VDD | _ | -0.5 to 3.63 | V | | Maximum undershoot voltage for I/O | V <sub>undershoot</sub> | -0.5 | V | | Maximum overshoot voltage for I/O | V <sub>overshoot</sub> | 0.5 | V | | Maximum Junction Temperature | T <sub>j</sub> | 125 | °C | # 14.2 Environmental Ratings The environmental ratings are shown in Table 24. **Table 24. Environmental Ratings** | Characteristic | Value | Units | Conditions/Comments | |---------------------------------------|--------------|-------|-----------------------------------| | Ambient Temperature (T <sub>A</sub> ) | -30 to +85 | °C | Functional operation <sup>a</sup> | | Storage Temperature | -40 to +125 | °C | _ | | Relative Humidity | Less than 60 | % | Storage | | | Less than 85 | % | Operation | a. Functionality is guaranteed but specifications require derating at extreme temperatures; see the specification tables for details. # 14.3 Electrostatic Discharge Specifications Extreme caution must be exercised to prevent electrostatic discharge (ESD) damage. Proper use of wrist and heel grounding straps to discharge static electricity is required when handling these devices. Always store unused material in its antistatic packaging. Document Number: 002-14943 Rev. \*K **Table 25. ESD Specifications** | Pin Type | Symbol | Condition | ESD<br>Rating | Unit | |-------------------------------------------------------------------------|--------------|-------------------------------------------------------------------|---------------|----------| | ESD, Handling Reference:<br>NQY00083, Section 3.4,<br>Group D9, Table B | ESD_HAND_HBM | Human body model contact discharge per<br>JEDEC EID/JESD22-A114 | 2000 | <b>V</b> | | Machine Model (MM) | ESD_HAND_MM | Machine model contact | 100 | V | | CDM | ESD_HAND_CDM | Charged device model contact discharge per JEDEC EIA/ JESD22-C101 | 500 | V | **14.4 Recommended Operating Conditions and DC Characteristics Caution!** Functional operation is not guaranteed outside of the limits shown in Table 26 and operation outside these limits for extended periods can adversely affect long-term reliability of the device. Table 26. Recommended Operating Conditions and DC Characteristics | Parameter | Symbol | Value | | | Unit | |-----------------------------------------|-----------------|------------------|---------|------------------|---------| | | | Minimum | Typical | Maximum | _ 01111 | | DC supply voltage for VBAT | VBAT | 2.9 <sup>a</sup> | _ | 4.8 <sup>b</sup> | V | | DC supply voltage for core | VDD | 1.14 | 1.2 | 1.26 | V | | DC supply voltage for RF blocks in chip | VDDRF | 1.14 | 1.2 | 1.26 | V | | DC supply voltage for TCXO input buffer | WRF_TCXO_VDD | 1.62 | 1.8 | 1.98 | V | | DC supply voltage for digital I/O | VDDIO, VDDIO_SD | 1.71 | _ | 3.63 | V | | DC supply voltage for RF switch I/Os | VDDIO_RF | 3.13 | 3.3 | 3.46 | V | | Internal POR threshold | Vth_POR | 0.4 | _ | 0.7 | V | | | SDIO Interface | I/O Pins | | | • | | For VDDIO_SD = 1.8V: | | | | | | | Input high voltage | VIH | 1.27 | _ | _ | V | | Input low voltage | VIL | _ | _ | 0.58 | V | | Output high voltage @ 2 mA | VOH | 1.40 | _ | _ | V | | Output low voltage @ 2 mA | VOL | _ | _ | 0.45 | V | | For VDDIO_SD = 3.3V: | | | | | • | | Input high voltage | VIH | 0.625 × VDDIO | _ | _ | V | | Input low voltage | VIL | _ | _ | 0.25 × VDDIO | V | | Output high voltage @ 2 mA | VOH | 0.75 × VDDIO | _ | - | V | | Output low voltage @ 2 mA | VOL | _ | _ | 0.125 × VDDIO | V | Table 26. Recommended Operating Conditions and DC Characteristics (Cont.) | Parameter | Symbol | Symbol | | Value | | | |----------------------------|------------------|----------------------------|---------|--------------|------|--| | i didilictor | Cymbol | Minimum | Typical | Maximum | Unit | | | | Other Digital | I I/O Pins | | | | | | For VDDIO = 1.8V: | | | | | | | | Input high voltage | VIH | 0.65 × VDDIO | _ | _ | V | | | Input low voltage | VIL | - | _ | 0.35 × VDDIO | V | | | Output high voltage @ 2 mA | VOH | VDDIO – 0.45 | _ | _ | V | | | Output low voltage @ 2 mA | VOL | <del>_</del> | _ | 0.45 | V | | | For VDDIO = 3.3V: | | | | | | | | Input high voltage | VIH | 2.00 | _ | _ | V | | | Input low voltage | VIL | <del>_</del> | _ | 0.80 | V | | | Output high voltage @ 2 mA | VOH | VDDIO – 0.4 | _ | _ | V | | | Output low voltage @ 2 mA | VOL | <del>_</del> | _ | 0.40 | V | | | | RF Switch Contro | l Output Pins <sup>c</sup> | | | | | | For VDDIO_RF = 3.3V: | | | | | | | | Output high voltage | VOH | VDDIO – 0.4 | _ | _ | V | | | Output low voltage | VOL | <del>_</del> | _ | 0.40 | V | | | Input capacitance | C <sub>IN</sub> | _ | _ | 5 | pF | | a.The CYW43340 is functional across this range of voltages. Optimal RF performance specified in the data sheet, however, is guaranteed only for 3.0V < VBAT < 4.8V. b.The maximum continuous voltage is 4.8V. Voltages up to 5.5V for up to 10 seconds, cumulative duration, over the lifetime of the device are allowed. Voltages as high as 5.0V for up to 250 seconds, cumulative duration, over the lifetime of the device are allowed. c. Programmable 2 mA to 16 mA drive strength. Default is 10 mA. # 15. Bluetooth RF Specifications Note: Values in this data sheet are design goals and are subject to change based on the results of device characterization. Unless otherwise stated, limit values apply for the conditions specified in Table 24: "Environmental Ratings," on page 71 and Table 26: "Recommended Operating Conditions and DC Characteristics," on page 72. Typical values apply for the following conditions: - VBAT = 3.6V - Ambient temperature +25°C Note: All Bluetooth specifications are measured at the Chip port unless otherwise specified. Table 27. Bluetooth Receiver RF Specifications | Parameter | Conditions | Minimum | Typical | Maximum | Unit | |--------------------------------------|---------------------------------|---------------------|---------------|------------|------| | Note: The specifications in this tal | ble are measured at the Chip | oort output un | ess otherwise | specified. | | | | General | | | | | | Frequency range | _ | 2402 | _ | 2480 | MHz | | RX sensitivity | GFSK, 0.1% BER, 1 Mbps | _ | -92.5 | _ | dBm | | | π/4–DQPSK, 0.01% BER,<br>2 Mbps | - | -94.5 | _ | dBm | | | 8-DPSK, 0.01% BER, 3 Mbps | _ | -88.5 | _ | dBm | | Input IP3 | _ | <b>–16</b> | _ | _ | dBm | | Maximum input at antenna | _ | _ | _ | -20 | dBm | | | Interference Perfo | rmance <sup>a</sup> | • | 1 | • | | C/I co-channel | GFSK, 0.1% BER | _ | _ | 11 | dB | | C/I 1-MHz adjacent channel | GFSK, 0.1% BER | _ | _ | 0.0 | dB | | C/I 2-MHz adjacent channel | GFSK, 0.1% BER | - | _ | -30 | dB | | C/I ≥ 3-MHz adjacent channel | GFSK, 0.1% BER | - | _ | -40 | dB | | C/I image channel | GFSK, 0.1% BER | _ | _ | -9 | dB | | C/I 1-MHz adjacent to image channel | GFSK, 0.1% BER | _ | _ | -20 | dB | | C/I co-channel | π/4-DQPSK, 0.1% BER | _ | _ | 13 | dB | | C/I 1-MHz adjacent channel | π/4-DQPSK, 0.1% BER | _ | _ | 0.0 | dB | | C/I 2-MHz adjacent channel | π/4-DQPSK, 0.1% BER | _ | _ | -30 | dB | | C/I ≥ 3-MHz adjacent channel | π/4-DQPSK, 0.1% BER | _ | _ | -40 | dB | | C/I image channel | π/4-DQPSK, 0.1% BER | _ | _ | <b>-</b> 7 | dB | | C/I 1-MHz adjacent to image channel | π/4-DQPSK, 0.1% BER | _ | _ | -20 | dB | | C/I co-channel | 8-DPSK, 0.1% BER | - | _ | 21 | dB | | C/I 1 MHz adjacent channel | 8-DPSK, 0.1% BER | - | _ | 5.0 | dB | | C/I 2 MHz adjacent channel | 8-DPSK, 0.1% BER | - | _ | -25 | dB | | C/I ≥ 3-MHz adjacent channel | 8-DPSK, 0.1% BER | - | _ | -33 | dB | | C/I Image channel | 8-DPSK, 0.1% BER | - | _ | 0.0 | dB | | C/I 1-MHz adjacent to image channel | 8-DPSK, 0.1% BER | _ | _ | -13 | dB | | | Out-of-Band Blocking Pe | rformance (CV | V) | • | 1 | | 30–2000 MHz | 0.1% BER | _ | -10.0 | _ | dBm | | 2000–2399 MHz | 0.1% BER | - | -27 | _ | dBm | | 2498–3000 MHz | 0.1% BER | _ | -27 | _ | dBm | | 3000 MHz-12.75 GHz | 0.1% BER | _ | -10.0 | _ | dBm | | Out-c | of-Band Blocking Performance, | Modulated Int | erferer (LTE) | 1 | 1 | | | GFSK (1 Mk | pps) | | | | | 2310Mhz | LTE band40 TDD 20M BW | _ | -20 | _ | dBm | | 2330MHz | LTE band40 TDD 20M BW | _ | -21 | _ | dBm | | 2350MHz | LTE band40 TDD 20M BW | _ | -22 | _ | dBm | | 2370MHz | LTE band40 TDD 20M BW | _ | -23 | _ | dBm | Table 27. Bluetooth Receiver RF Specifications (Cont.) | Parameter | Conditions | Minimum | Typical | Maximum | Unit | |---------------|----------------------------------|-------------------|---------------|---------|------| | 2510MHz | LTE band7 FDD 20M BW | _ | -26 | _ | dBm | | 2530MHz | LTE band7 FDD 20M BW | _ | -25 | _ | dBm | | 2550MHz | LTE band7 FDD 20M BW | _ | -25 | _ | dBm | | 2570MHz | LTE band7 FDD 20M BW | _ | -24 | _ | dBm | | | $\pi$ /4 DPSK (2 | ? Mbps) | | | | | 2310Mhz | LTE band40 TDD 20M BW | _ | -20 | _ | dBm | | 2330MHz | LTE band40 TDD 20M BW | _ | -20 | _ | dBm | | 2350MHz | LTE band40 TDD 20M BW | _ | -22 | _ | dBm | | 2370MHz | LTE band40 TDD 20M BW | _ | -23 | _ | dBm | | 2510MHz | LTE band7 FDD 20M BW | _ | -26 | _ | dBm | | 2530MHz | LTE band7 FDD 20M BW | _ | -25 | _ | dBm | | 2550MHz | LTE band7 FDD 20M BW | _ | -25 | _ | dBm | | 2570MHz | LTE band7 FDD 20M BW | _ | -24 | _ | dBm | | | 8DPSK (3 I | Mbps) | 1 | 1 | • | | 2310Mhz | LTE band40 TDD 20M BW | _ | -21 | _ | dBm | | 2330MHz | LTE band40 TDD 20M BW | _ | -21 | _ | dBm | | 2350MHz | LTE band40 TDD 20M BW | _ | -23 | _ | dBm | | 2370MHz | LTE band40 TDD 20M BW | _ | -24 | _ | dBm | | 2510MHz | LTE band7 FDD 20M BW | _ | -26 | _ | dBm | | 2530MHz | LTE band7 FDD 20M BW | _ | -25 | _ | dBm | | 2550MHz | LTE band7 FDD 20M BW | _ | -25 | _ | dBm | | 2570MHz | LTE band7 FDD 20M BW | _ | -24 | _ | dBm | | 0 | ut-of-Band Blocking Performance, | Modulated Inter | erer (Non-LTI | ≣) | • | | | GFSK (1 M | bps) <sup>a</sup> | | | | | 698–716 MHz | WCDMA | _ | -13 | _ | dBm | | 776–849 MHz | WCDMA | _ | -13 | _ | dBm | | 824–849 MHz | GSM850 | _ | -13 | _ | dBm | | 824–849 MHz | WCDMA | _ | -13 | _ | dBm | | 880–915 MHz | E-GSM | _ | -13 | _ | dBm | | 880–915 MHz | WCDMA | _ | -13 | _ | dBm | | 1710–1785 MHz | GSM1800 | _ | -19 | _ | dBm | | 1710–1785 MHz | WCDMA | _ | <b>–19</b> | _ | dBm | | 1850–1910 MHz | GSM1900 | _ | -20 | - | dBm | | 1850–1910 MHz | WCDMA | _ | -20 | _ | dBm | | 1880–1920 MHz | TD-SCDMA | _ | -20 | _ | dBm | | 1920–1980 MHz | WCDMA | _ | -20 | _ | dBm | | 2010 2025 MH= | TD-SCDMA | _ | -21 | _ | dBm | | 2010–2025 MHz | 1B COBINIT | | | | | Table 27. Bluetooth Receiver RF Specifications (Cont.) | Parameter | Conditions | Minimum | Typical | Maximum | Unit | |---------------|---------------|-----------------------|-------------|-------------|--------| | | $\pi$ /4 DPSK | (2 Mbps) <sup>a</sup> | | | | | 698–716 MHz | WCDMA | _ | <b>–11</b> | _ | dBm | | 776–794 MHz | WCDMA | _ | <b>–11</b> | _ | dBm | | 824–849 MHz | GSM850 | _ | -12 | _ | dBm | | 824–849 MHz | WCDMA | _ | -12 | _ | dBm | | 880–915 MHz | E-GSM | _ | -12 | _ | dBm | | 880–915 MHz | WCDMA | _ | -12 | _ | dBm | | 1710–1785 MHz | GSM1800 | _ | <b>–17</b> | _ | dBm | | 1710–1785 MHz | WCDMA | _ | <b>–17</b> | _ | dBm | | 1850–1910 MHz | GSM1900 | _ | -19 | _ | dBm | | 1850–1910 MHz | WCDMA | _ | -18 | _ | dBm | | 1880–1920 MHz | TD-SCDMA | _ | -19 | _ | dBm | | 1920–1980 MHz | WCDMA | _ | -19 | _ | dBm | | 2010–2025 MHz | TD-SCDMA | _ | <b>–21</b> | _ | dBm | | 2500–2570 MHz | WCDMA | _ | -23 | _ | dBm | | | 8DPSK (3 | R Mbps) <sup>a</sup> | | | | | 698–716 MHz | WCDMA | -<br> - | -13 | | dBm | | 776–794 MHz | WCDMA | _ | -12 | _ | dBm | | 824–849 MHz | GSM850 | _ | -13 | _ | dBm | | 824–849 MHz | WCDMA | _ | -13 | _ | dBm | | 380–915 MHz | E-GSM | _ | -13 | _ | dBm | | 380–915 MHz | WCDMA | _ | -13 | _ | dBm | | 1710–1785 MHz | GSM1800 | _ | -18 | _ | dBm | | 1710–1785 MHz | WCDMA | _ | -18 | _ | dBm | | 1850–1910 MHz | GSM1900 | _ | -20 | _ | dBm | | 1850–1910 MHz | WCDMA | _ | -19 | _ | dBm | | 1880–1920 MHz | TD-SCDMA | _ | -20 | _ | dBm | | 1920–1980 MHz | WCDMA | _ | -20 | _ | dBm | | 2010–2025 MHz | TD-SCDMA | _ | <b>–21</b> | _ | dBm | | 2500–2570 MHz | WCDMA | _ | -24 | _ | dBm | | | RX LO L | eakage | | | | | 2.4 GHz band | - | _ | -90.0 | -80.0 | dBm | | | Spurious E | missions | | | | | 30 MHz–1 GHz | | _ | <b>-</b> 95 | <b>–</b> 62 | dBm | | 1–12.75 GHz | | _ | <b>–</b> 70 | <b>–47</b> | dBm | | 869–894 MHz | | _ | -147 | _ | dBm/Hz | | 925–960 MHz | | | -147 | _ | dBm/Hz | | 1805–1880 MHz | | _ | -147 | _ | dBm/Hz | | 1930–1990 MHz | | _ | -147 | _ | dBm/Hz | # Table 27. Bluetooth Receiver RF Specifications (Cont.) | Parameter | Conditions | Minimum | Typical | Maximum | Unit | |---------------|------------|---------|---------|---------|--------| | 2110–2170 MHz | | _ | -147 | _ | dBm/Hz | a. The Bluetooth reference level for the required signal at the Bluetooth chip port is 3 dB higher than the typical sensitivity level. Document Number: 002-14943 Rev. \*K Page 79 of 116 Table 28. Bluetooth Transmitter RF Specifications<sup>a</sup> | Parameter | Conditions | Minimum | Typical | Maximum | Unit | |---------------------------------------|-------------------------------------------------------------------|---------|---------|----------------------|--------| | | General | | | | • | | Frequency range | | 2402 | _ | 2480 | MHz | | Basic rate (GFSK) TX power at Bluetoo | th | _ | 11.0 | _ | dBm | | QPSK TX Power at Bluetooth | | _ | 8.0 | _ | dBm | | 8PSK TX Power at Bluetooth | | _ | 8.0 | _ | dBm | | Power control step | | 2 | 4 | 8 | dB | | | GFSK In-Band Spurious Emis | sions | | | | | -20 dBc BW | - | _ | .93 | 1 | MHz | | | EDR In-Band Spurious Emiss | sions | | | | | 1.0 MHz < M – N < 1.5 MHz | M - N = the frequency range for which | _ | -38 | -26.0 | dBc | | 1.5 MHz < M – N < 2.5 MHz | the spurious emission is measured relative to the transmit center | _ | -31 | -20.0 | dBm | | $ M - N \ge 2.5 \text{ MHz}^b$ | frequency. | _ | -43 | -40.0 | dBm | | | Out-of-Band Spurious Emiss | ions | | | | | 30 MHz to 1 GHz | _ | _ | _ | -36.0 <sup>c,d</sup> | dBm | | 1 GHz to 12.75 GHz | - | _ | _ | -30.0 d,e,f | dBm | | 1.8 GHz to 1.9 GHz | _ | _ | _ | -47.0 | dBm | | 5.15 GHz to 5.3 GHz | - | _ | _ | -47.0 | dBm | | | GPS Band Spurious Emissi | ons | | | | | Spurious emissions | _ | _ | -103 | _ | dBm | | | Out-of-Band Noise Floor | g | | | | | 65–108 MHz | FM RX | _ | -147 | _ | dBm/Hz | | 776–794 MHz | CDMA2000 | _ | -147 | _ | dBm/Hz | | 869–960 MHz | cdmaOne, GSM850 | _ | -147 | _ | dBm/Hz | | 925–960 MHz | E-GSM | _ | -147 | _ | dBm/Hz | | 1570–1580 MHz | GPS | _ | -146 | _ | dBm/Hz | | 1805–1880 MHz | GSM1800 | _ | -145 | _ | dBm/Hz | | 1930–1990 MHz | GSM1900, cdmaOne, WCDMA | _ | -144 | _ | dBm/Hz | | 2110–2170 MHz | WCDMA | _ | -141 | _ | dBm/Hz | a.Unless otherwise specified, the specifications in this table are measured at the chip output port, and output power specifications are with the temperature correction algorithm and TSSI enabled. b. Typically measured at an offset of ±3 MHz. c.The maximum value represents the value required for Bluetooth qualification as defined in the v4.0 specification. d.The spurious emissions during Idle mode are the same as specified in Table 28 on page 79. e.Specified at the Bluetooth Antenna port. f.Meets this specification using a front-end band-pass filter. g. Transmitted power in cellular and FM bands at the Bluetooth Antenna port. See Figure 40 on page 74 for location of the port. **Table 29. Local Oscillator Performance** | Parameter | Minimum | Typical | Maximum | Unit | | | | | | |-------------------------------------------|---------|---------|---------|-----------|--|--|--|--|--| | LO Performance | | | | | | | | | | | Lock time | _ | 72 | _ | μS | | | | | | | Initial carrier frequency tolerance | _ | ±25 | ±75 | kHz | | | | | | | Frequency D | rift | | | | | | | | | | DH1 packet | _ | ±8 | ±25 | kHz | | | | | | | DH3 packet | _ | ±8 | ±40 | kHz | | | | | | | DH5 packet | _ | ±8 | ±40 | kHz | | | | | | | Drift rate | _ | 5 | 20 | kHz/50 µs | | | | | | | Frequency Dev | ation | | | | | | | | | | 00001111 sequence in payload <sup>a</sup> | 140 | 155 | 175 | kHz | | | | | | | 10101010 sequence in payload <sup>b</sup> | 115 | 140 | _ | kHz | | | | | | | Channel spacing | _ | 1 | _ | MHz | | | | | | Table 30. BLE RF Specifications | Parameter | Conditions | Minimum | Typical | Maximum | Unit | |-------------------------------------|------------------------|---------|---------|---------|------| | Frequency range | _ | 2402 | | 2480 | MHz | | RX sense <sup>a</sup> | GFSK, 0.1% BER, 1 Mbps | _ | -94.5 | - | dBm | | TX power <sup>b</sup> | _ | _ | 8.5 | - | dBm | | Mod Char: delta f1 average | _ | 225 | 255 | 275 | kHz | | Mod Char: delta f2 max <sup>c</sup> | _ | 99.9 | _ | - | % | | Mod Char: ratio | _ | 0.8 | 0.95 | _ | % | a.The Bluetooth tester is set so that Dirty TX is on. a. This pattern represents an average deviation in payload. b. Pattern represents the maximum deviation in payload for 99.9% of all frequency deviations. b.BLE TX power can be increased to compensate for front-end losses such as BPF, diplexer, switch, and so forth). The output is capped at 12 dBm out. The BLE TX power at the antenna port cannot exceed the 10 dBm specification limit. c.At least 99.9% of all delta F2 max frequency values recorded over 10 packets must be greater than 185 kHz. # 16. FM Receiver Specifications Note: Values in this data sheet are design goals and are subject to change based on the results of device characterization. Unless otherwise stated, limit values apply for the conditions specified in Table 24: "Environmental Ratings," on page 71 and Table 26: "Recommended Operating Conditions and DC Characteristics," on page 72. Typical values apply for the following conditions: - VBAT = 3.6V - Ambient temperature +25°C **Table 31. FM Receiver Specifications** | Parameter | Conditions <sup>a</sup> | Minimum | Typical | Maximum | Units | |------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|---------|-------------| | | RF Parameters | • | • | • | | | Operating frequency <sup>b</sup> | Frequencies inclusive | 65 | _ | 108 | MHz | | Sensitivity <sup>c</sup> | FM only,<br>SNR ≥ 26 dB | _ | -0.5 | _ | dBµV<br>EMF | | | | _ | 0.95 | _ | μV EMF | | | | _ | -6.5 | _ | dΒμV | | Receiver adjacent channel selectivity <sup>c,d</sup> | Measured for 30 dB SNR at audio output.<br>Signal of interest: 23 dBµV EMF (14.1 µV EMF) | · | | | | | | At ±200 kHz. | _ | 51 | _ | dB | | | At ±300 kHz. | _ | 62 | _ | dB | | Intermediate signal plus<br>noise-to-noise ratio (S +<br>N)/N, stereo <sup>c</sup> | Vin = 20 dBμV (10 μV EMF) | 45 | 53 | _ | dB | | Intermodulation perfor-<br>mance <sup>c,d</sup> | Blocker level increased until desired at 30 dB SNR Wanted Signal: 33 dBµV EMF (45 µV EMF) Modulated Interferer: At f <sub>Wanted</sub> ± 400 kHz and ±4 MHz CW Interferer: At f <sub>Wanted</sub> ± 800 kHz and ±8 MHz | - | 55 | _ | dBc | | AM suppression, mono <sup>c</sup> | Vin = 23 dBµV EMF (14.1 µV EMF).<br>AM at 400 Hz with m = 0.3.<br>No A-weighted or any other filtering applied. | 40 | _ | - | dB | | | RDS | | | | | | RDS sensitivity <sup>e,f</sup> | RDS deviation = 1.2 kHz | | 16 | _ | dBµV<br>EMF | | | | _ | 6.3 | - | μV EMF | | | | - | 10 | - | dΒμV | | | RDS deviation = 2 kHz | | 12 | _ | dBµV<br>EMF | | | | _ | 4 | _ | μV EMF | | | | _ | 6 | _ | dΒμV | **Table 31. FM Receiver Specifications (Cont.)** | Parameter | Conditions <sup>a</sup> | Minimum | Typical | Maximum | Units | | | | |----------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------|---------|-------------|--|--|--| | RDS selectivity <sup>f</sup> | Wanted Signal: 33 dB $\mu$ V EMF (45 $\mu$ V EMF), 2 kHz R Interferer: $\Delta$ f = 40 kHz, fmod = 1 kHz | Wanted Signal: 33 dB $\mu$ V EMF (45 $\mu$ V EMF), 2 kHz RDS deviation Interferer: $\Delta f$ = 40 kHz, fmod = 1 kHz | | | | | | | | | ±200 kHz | _ | 49 | _ | dB | | | | | | ±300 kHz | _ | 52 | _ | dB | | | | | | ±400 kHz | _ | 52 | _ | dB | | | | | | RF Input | | | | | | | | | RF input impedance | _ | 1.5 | _ | _ | kΩ | | | | | Antenna tuning cap | - | 2.5 | _ | 30 | pF | | | | | Maximum input level <sup>c</sup> | SNR > 26 dB | _ | _ | 113 | dBµV<br>EMF | | | | | | | _ | _ | 446 | mV EMF | | | | | | | _ | _ | 107 | dΒμV | | | | | RF conducted emissions | Local oscillator breakthrough measured on the reference port | - | _ | -55 | dBm | | | | | | 869-894 MHz, 925-960 MHz,<br>1805-1880 MHz, and 1930-1990 MHz. GPS. | - | _ | -90 | dBm | | | | **Table 31. FM Receiver Specifications (Cont.)** | Parameter | Conditions <sup>a</sup> | Minimum | Typical | Maximum | Units | |--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|---------|-------| | FM antenna input with a 40 dB SNR (assumes a 50Ω | GSM850, E-GSM (standard); BW = 0.2 MHz.<br>824–849 MHz,<br>880–915 MHz. | _ | 7 | _ | dBm | | input and excludes spurs) | GSM 850, E-GSM (edge); BW = 0.2 MHz.<br>824–849 MHz,<br>880–915 MHz. | _ | 0 | _ | dBm | | | GSM DCS 1800, PCS 1900 (standard, edge);<br>BW = 0.2 MHz.<br>1710–1785 MHz,<br>1850–1910 MHz. | _ | 12 | _ | dBm | | | WCDMA: II (I), III (IV,X); BW = 5 MHz.<br>1710–1785 MHz (1710–1755 MHz,<br>1710–1770 MHz),<br>1850–1980 MHz (1920–1980 MHz). | _ | 12 | _ | dBm | | | WCDMA: V (VI), VIII, XII, XIII, XIV;<br>BW = 5 MHz.<br>824–849 MHz (830–840 MHz),<br>880–915 MHz. | _ | 5 | - | dBm | | | CDMA2000, CDMA One; BW = 1.25 MHz.<br>776–794 MHz,<br>824–849 MHz,<br>887–925 MHz. | _ | 0 | _ | dBm | | | CDMA2000, CDMA One; BW= 1.25 MHz.<br>1750–1780 MHz,<br>1850–1910 MHz,<br>1920–1980 MHz. | _ | 12 | _ | dBm | | | Bluetooth; BW = 1 MHz.<br>2402–2480 MHz. | _ | 11 | _ | dBm | | | LTE, Band 38, Band 40, XGP Band | _ | 11 | - | dBm | | | WLAN-g/b; BW = 20 MHz.<br>2400–2483.5 MHz. | _ | 11 | _ | dBm | | | WLAN-a; BW = 20 MHz.<br>4915–5825 MHz. | _ | 6 | _ | dBm | | | Tuning | | | | | | Frequency step | _ | 10 | | - | kHz | | Settling time | Single frequency switch in any direction to a frequency within the 88–108 MHz or 76–90 MHz bands. Time measured to within 5 kHz of the final frequency. | _ | 150 | _ | μs | | Search time | Total time for an automatic search to sweep from 88–108 MHz or 76–90 MHz (or in the reverse direction) assuming no channels are found. | _ | _ | 8 | sec | **Table 31. FM Receiver Specifications (Cont.)** | Parameter | Conditions <sup>a</sup> | Minimum | Typical | Maximum | Units | |-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------|-----------------|--------------| | | General Audio | • | • | | • | | Audio output level <sup>g</sup> | - | -14.5 | _ | -12.5 | dBFS | | Maximum audio output<br>level <sup>h</sup> | _ | _ | _ | 0 | dBFS | | DAC audio output level | Conditions:<br>Vin = $66 \text{ dB}\mu\text{V}$ EMF (2 mV EMF),<br>$\Delta f$ = $22.5 \text{ kHz}$ , fmod = 1 kHz,<br>$\Delta f$ Pilot = $6.75 \text{ kHz}$ | 72 | - | 88 | mVrms | | Maximum DAC audio<br>output level <sup>h</sup> | - | _ | 333 | _ | mVrms | | Audio DAC output level difference <sup>i</sup> | - | -1 | - | 1 | dB | | Left and right AC mute | FM input signal fully muted with DAC enabled | 60 | _ | _ | dB | | Left and right hard mute | FM input signal fully muted with DAC disabled | 80 | - | _ | dB | | Soft mute attenuation and start level | Muting is performed dynamically, proportional to t istic is fully programmable. See "Audio Features" | he desired FM in on page 37. | put signal ( | C/N. The muting | g character- | | Maximum signal plus<br>noise-to-noise ratio<br>(S + N)/N, mono <sup>i</sup> | _ | - | 69 | _ | dB | | Maximum signal plus<br>noise-to-noise ratio<br>(S + N)/N, stereo <sup>g</sup> | - | - | 64 | - | dB | | Total harmonic distortion, | Vin = 66 dBµV EMF(2 mV EMF): | | | | | | mono | $\Delta f = 75 \text{ kHz, fmod} = 400 \text{ Hz.}$ | _ | _ | 0.8 | % | | | $\Delta f = 75 \text{ kHz, fmod} = 1 \text{ kHz.}$ | _ | _ | 0.8 | % | | | $\Delta f = 75 \text{ kHz, fmod} = 3 \text{ kHz.}$ | _ | _ | 0.8 | % | | | $\Delta f = 100 \text{ kHz}, \text{ fmod} = 1 \text{ kHz}.$ | _ | _ | 1.0 | % | | Total harmonic distortion, stereo | Vin = 66 dB $\mu$ V EMF (2 mV EMF),<br>$\Delta$ f = 67.5 kHz, fmod = 1 kHz,<br>$\Delta$ f pilot = 6.75 kHz, L = R | - | _ | 1.5 | % | | Audio spurious products <sup>i</sup> | Range from 300 Hz to 15 kHz with respect to a 1 kHz tone. | _ | - | -60 | dBc | | Audio bandwidth, upper (–<br>3 dB point) | Vin = 66 dB $\mu$ V EMF (2 mV EMF)<br>$\Delta$ f = 8 kHz, for 50 $\mu$ s | 15 | _ | - | kHz | | Audio bandwidth, lower (– 3 dB point) | | _ | _ | 20 | Hz | | Audio in-band ripple | 100 Hz to 13 kHz,<br>Vin = 66 dB $\mu$ V EMF (2 mV EMF),<br>$\Delta$ f = 8 kHz, for 50 $\mu$ s. | -0.5 | _ | 0.5 | dB | | Deemphasis time constant tolerance | With respect to 50 and 75 μs. | _ | _ | ±5 | % | | RSSI range | With 1 dB resolution and ±5 dB accuracy at room temperature. | 3 | _ | 83 | dBµV<br>EMF | | | | 1.41 | - | 1.41E+4 | μV EMF | | | | -3 | _ | 77 | dΒμV | ### **Table 31. FM Receiver Specifications (Cont.)** | Parameter | Conditions <sup>a</sup> | Minimum | Typical | Maximum | Units | |---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------|---------------|--------------| | | Stereo Decoder | • | • | • | | | Stereo channel separation | Forced Stereo mode<br>Vin = 66 dB $\mu$ V EMF (2 mV EMF),<br>$\Delta$ f = 67.5 kHz, fmod = 1 kHz,<br>$\Delta$ f Pilot = 6.75 kHz,<br>R = 0, L = 1 | _ | 48 | _ | dB | | Mono stereo blend and switching | Dynamically proportional to the desired FM input sign are fully programmable. See "Audio Features" on page 1.5 on page 2.5 | | lending and | switching cha | racteristics | | Pilot suppression | Vin = 66 dB $\mu$ V EMF (2 mV EMF),<br>$\Delta$ f = 75 kHz, fmod = 1 kHz. | 46 | _ | _ | dB | | | Pause Detection | | | l . | | | Audio level at which | Relative to 1-kHz tone, Δf = 22.5 kHz. | _ | _ | _ | _ | | a pause is detected | 4 values in 3 dB steps | <b>–21</b> | _ | -12 | dB | | Audio pause<br>duration | 4 values | 20 | _ | 40 | ms | a. The following conditions are applied to all relevant tests unless otherwise indicated: Preemphasis and deemphasis of 50 $\mu$ s, R = L for mono, BAF = 300 Hz to 15 kHz, A-weighted filtering applied. b.Contact your Cypress representative for applications operating between 65–76 MHz. c.Signal of interest: $\Delta f$ = 22.5 kHz, fmod = 1 kHz. d.Interferer: $\Delta f$ = 22.5 kHz, fmod = 1 kHz. e.RDS sensitivity numbers are for 87.5–108 MHz only. f. Vin = $\Delta$ f = 32 kHz, fmod = 1 kHz, $\Delta$ f pilot = 7.5 kHz, and with an interferer for 95% of blocks decoded with no errors after correction, over a sample of 5000 blocks g.Vin = 66 dB $\mu$ V EMF (2 mV EMF), $\Delta$ f = 22.5 kHz, fmod = 1 kHz, $\Delta$ f pilot = 6.75 kHz. h.Vin = 66 dB $\mu$ V EMF (2 mV EMF), $\Delta$ f = 100 kHz, fmod = 1 kHz, $\Delta$ f pilot = 6.75 kHz. i.Vin = 66 dB $\mu$ V EMF (2 mV EMF), $\Delta$ f = 22.5 kHz, fmod = 1 kHz. # 17. WLAN RF Specifications #### 17.1 Introduction The CYW43340 includes an integrated dual-band direct conversion radio that supports either the 2.4 GHz band or the 5 GHz band. The CYW43340 does not provide simultaneous 2.4 GHz and 5 GHz operation. This section describes the RF characteristics of the 2.4 GHz and 5 GHz portions of the radio. Values in this data sheet are design goals and are subject to change based on the results of device characterization. Unless otherwise stated, limit values apply for the conditions specified inTable 24: "Environmental Ratings," on page 71 and Table 26: "Recommended Operating Conditions and DC Characteristics," on page 72. Typical values apply for the following conditions: - VBAT = 3.6V - Ambient temperature +25°C CYW43340 FEM or 5 GHz WLAN T/R Switch Chip Antenna Port Port Figure 41. WLAN Port Locations (5 GHz) Figure 42. WLAN Port Locations (2.4 GHz) Note: All WLAN specifications are measured at the chip port, unless otherwise specified. # 17.2 2.4 GHz Band General RF Specifications Table 32. 2.4 GHz Band General RF Specifications | Item | Condition | Minimum | Typical | Maximum | Unit | |-----------------------------------|------------------------|---------|---------|---------|------| | TX/RX switch time | Including TX ramp down | _ | _ | 5 | μs | | RX/TX switch time | Including TX ramp up | _ | _ | 2 | μs | | Power-up and power-down ramp time | DSSS/CCK modulations | _ | _ | < 2 | μs | # 17.3 WLAN 2.4 GHz Receiver Performance Specifications Note: The specifications in Table 33 are measured at the chip port, unless otherwise specified. Table 33. WLAN 2.4 GHz Receiver Performance Specifications | Parameter | Condition/Notes | Minimum | Typical | Maximum | Unit | |-------------------------------------------------------------------|------------------------------------------|---------|-----------------|---------|------| | Frequency range | _ | 2400 | _ | 2500 | MHz | | RX sensitivity | 1 Mbps DSSS | _ | -99 | _ | dBm | | (8% PER for 1024 octet PSDU) <sup>a</sup> | 2 Mbps DSSS | _ | -95 | _ | dBm | | | 5.5 Mbps CCK | _ | -93 | _ | dBm | | | 11 Mbps CCK | _ | -89 | _ | dBm | | RX sensitivity | 6 Mbps OFDM | _ | -92 | _ | dBm | | (10% PER for 1024 octet PSDU) <sup>a</sup> | 9 Mbps OFDM | _ | -92 | _ | dBm | | 1 020) | 12 Mbps OFDM | _ | -89 | _ | dBm | | | 18 Mbps OFDM | _ | <del>-</del> 87 | _ | dBm | | | 24 Mbps OFDM | _ | -84 | _ | dBm | | | 36 Mbps OFDM | _ | -82 | _ | dBm | | | 48 Mbps OFDM | _ | <del>-</del> 78 | _ | dBm | | | 54 Mbps OFDM | _ | <b>–77</b> | _ | dBm | | RX sensitivity | 20 MHz channel spacing for all MCS rates | (GF) | | | | | (10% PER for 4096 octet PSDU) <sup>a,b.</sup> Defined for default | MCS0 | _ | -92 | _ | dBm | | parameters: GF, 800 ns GI, and | 13 Mbps MCS 1 | _ | -88 | _ | dBm | | non-STBC. | 6.5 Mbps MCS 2 | _ | -86 | _ | dBm | | | MCS 3 | _ | -84 | _ | dBm | | | MCS 4 | _ | <b>–</b> 81 | _ | dBm | | | MCS 5 | _ | -76 | _ | dBm | | | MCS 6 | _ | <b>-</b> 75 | _ | dBm | | | MCS 7 | _ | -73 | - | dBm | Table 33. WLAN 2.4 GHz Receiver Performance Specifications (Cont.) | Parameter | Condition/Notes | Minimum | Typical | Maximum | Unit | |-------------------------------------------------------------------|---------------------------------------------|--------------|-------------|---------|------| | RX sensitivity | 40 MHz channel spacing for all MCS rates | (GF) | | | | | (10% PER for 4096 octet PSDU) <sup>a,b.</sup> Defined for default | MCS 0 | _ | -89 | _ | dBm | | parameters: GF, 800 ns GI, and | MCS 1 | _ | -85 | _ | dBm | | non-STBC. | MCS 2 | _ | -83 | _ | dBm | | | MCS 3 | _ | <b>–</b> 81 | _ | dBm | | | MCS 4 | _ | <b>-</b> 78 | _ | dBm | | | MCS 5 | _ | -74 | _ | dBm | | | MCS 6 | _ | <b>-</b> 71 | _ | dBm | | | MCS 7 | _ | <b>–</b> 69 | _ | dBm | | RX sensitivity | 20 MHz channel spacing for all MCS rates (N | /lixed mode) | II. | • | 11 | | (10% PER for 4096 octet PSDU) <sup>a,c.</sup> Defined for default | MCS0 | _ | -91.0 | _ | dBm | | parameters: Mixed mode, 800 | MCS 1 | _ | -87.9 | _ | dBm | | ns GI, and non-STBC. | MCS 2 | _ | -85.5 | _ | dBm | | non orbo. | MCS 3 | _ | -82.8 | _ | dBm | | | MCS 4 | _ | -79.9 | _ | dBm | | | MCS 5 | _ | -76.2 | _ | dBm | | | MCS 6 | _ | -74.6 | _ | dBm | | | MCS 7 | _ | -72.6 | _ | dBm | | RX sensitivity | 40 MHz channel spacing for all MCS rates (N | Mixed mode) | 1 | • | | | (10% PER for 4096 octet PSDU) <sup>a,b.</sup> Defined for default | MCS 0 | _ | -89.0 | _ | dBm | | parameters: Mixed mode, 800 | MCS 1 | _ | -85.4 | _ | dBm | | ns GI, and non-STBC. | MCS 2 | _ | -83.2 | _ | dBm | | 1011-0120. | MCS 3 | _ | -80.6 | _ | dBm | | | MCS 4 | _ | -77.4 | _ | dBm | | | MCS 5 | _ | -72.3 | _ | dBm | | | MCS 6 | _ | -70.6 | _ | dBm | | | MCS 7 | _ | -69.0 | _ | dBm | Table 33. WLAN 2.4 GHz Receiver Performance Specifications (Cont.) | Parameter | Condition | on/Notes | Minimum | Typical | Maximum | Unit | |-----------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------------------|----------------|-----------|--------------------------------------------------|----------| | Blocking level for 3dB RX sensi- | 776–794 MHz | CDMA2000 | -12.3 | _ | _ | dBm | | tivity degradation (without external filtering) <sup>d</sup> | 824–849 MHz <sup>e</sup> | cdmaOne | -9.4 | _ | _ | dBm | | | 824-849 MHz | GSM850 | -2.7 | _ | _ | dBm | | | 880–915 MHz | E-GSM | -3.4 | _ | _ | dBm | | | 1710–1785 MHz | GSM1800 | <b>-</b> 9 | _ | _ | dBm | | | 1850–1910 MHz | GSM1800 | -8.8 | _ | _ | dBm | | | 1850–1910 MHz | cdmaOne | -22.4 | _ | _ | dBm | | | 1850–1910 MHz | WCDMA | -18.6 | _ | _ | dBm | | | 1920–1980 MHz | WCDMA | -22.5 | _ | _ | dBm | | | 2496–2690 MHz | LTE + 3 dB desense | -37.2 | _ | _ | dBm | | | 2300–2400 MHz | LTE + 3 dB desense | -37.2 | _ | _ | dBm | | | 2300–2370 MHz | LTE + 3 dB desense | -37.2 | _ | _ | dBm | | | 2570–2620 MHz | LTE + 3 dB desense | -37.2 | _ | _ | dBm | | | 2545–2575 MHz | LTE + 3 dB desense | -37.2 | _ | _ | dBm | | In-band static CW jammer immunity (fc – 8 MHz < fcw < + 8 MHz) | 1000 octet PSDU for: | X PER < 1%, 54 Mbps OFDM, - | | _ | - | dBm | | Input In-Band IP3 <sup>a</sup> | Maximum LNA gain | | _ | -15.5 | _ | dBm | | | Minimum LNA gain | | _ | -1.5 | _ | dBm | | Maximum Receive Level | @ 1, 2 Mbps (8% PER, 1024 octets) | | -3.5 | _ | _ | dBm | | @ 2.4 GHz | @ 5.5, 11 Mbps (8% PER, 1024 octets) | | -9.5 | _ | _ | dBm | | | @ 6-54 Mbps (10% PEI | R, 1024 octets) | -19.5 | _ | _ | dBm | | | @ MCS0-7 rates (10% | PER, 4095 octets) | -19.5 | _ | _ | dBm | | LPF 3 dB Bandwidth | _ | | 9 | _ | 10 | MHz | | Adjacent channel rejection- | | Desired and interfering | ng signal 30 M | IHz apart | | | | DSSS (Difference between interfering | 1 Mbps DSSS | –74 dBm | 35 | _ | _ | dB | | and desired signal at 8% PER | 2 Mbps DSSS | –74 dBm | 35 | _ | _ | dB | | for 1024 octet PSDU with desired signal level as specified | | Desired and interfering | ng signal 25 M | IHz apart | • | • | | in Condition/Notes) | 5.5 Mbps DSSS | –70 dBm | 35 | _ | _ | dB | | | 11 Mbps DSSS | –70 dBm | 35 | _ | _ | dB | | Adjacent channel rejection- | 6 Mbps OFDM | –79 dBm | 16 | _ | _ | dB | | OFDM (Difference between interfering | 9 Mbps OFDM | –78 dBm | 15 | _ | _ | dB | | and desired signal (25 MHz apart) at 10% PER for 1024 octet PSDU with desired signal level as specified in Condition/ | 12 Mbps OFDM | –76 dBm | 13 | _ | _ | dB | | | 18 Mbps OFDM | –74 dBm | 11 | _ | _ | dB | | | 24 Mbps OFDM | –71 dBm | 8 | _ | _ | dB | | | | | + | 1 | <del> </del> | T | | Notes) | 36 Mbps OFDM | –67 dBm | 4 | _ | _ | dB | | | 36 Mbps OFDM<br>48 Mbps OFDM | -67 dBm<br>-63 dBm | 0 | _ | _ | dB<br>dB | Page 91 of 116 Table 33. WLAN 2.4 GHz Receiver Performance Specifications (Cont.) | Parameter | Conditio | n/Notes | Minimum | Typical | Maximum | Unit | |-----------------------------------------------------------|-----------------------------------|-------------|------------|---------|---------|------| | | MCS7 | –61 dBm | -2 | _ | - | dB | | MCS0–7 (Difference between interfering and desired signal | MCS6 | –62 dBm | <b>-1</b> | _ | _ | dB | | (25 MHz apart) at 10% PER for | MCS5 | –63 dBm | 0 | _ | _ | dB | | 4096 octet PSDU with desired signal level as specified in | MCS4 | –67 dBm | 4 | _ | - | dB | | Condition/Notes) | MCS3 | –71 dBm | 8 | _ | _ | dB | | | MCS2 | –74 dBm | 11 | _ | _ | dB | | | MCS1 | –76 dBm | 13 | _ | _ | dB | | | MCS0 | –79 dBm | 16 | _ | _ | dB | | Maximum receiver gain | - | _ | _ | 105 | _ | dB | | Gain control step | - | _ | _ | 3 | _ | dB | | RSSI accuracy <sup>f</sup> | Range –98 dBm to –30 d | İBm | <b>-</b> 5 | _ | 5 | dB | | | Range above –30 dBm | | -8 | _ | 8 | dB | | Return loss | $Z_0 = 50\Omega$ , across the dyr | namic range | 6 | 10 | _ | dB | | Receiver cascaded NF | At maximum gain | | _ | 3.5 | _ | | a.Derate by 1.5 dB for -30 °C to -10 °C and 55 °C to 85 °C. - c.Sensitivity degradations for alternate settings in MCS modes. MM: 0.5 dB drop, SGI: 2 dB drop, and STBC: 0.75 dB drop. - d.The cellular standard listed for each band indicates the type of modulation used to generate the interfering signal in that band for the purpose of this test. It is not intended to indicate any specific usage of each band in any specific country. - e.The blocking levels are valid for channels 1 to 11. (For higher channels, the performance may be lower due to third harmonic signals (3 × 824 MHz) falling within band.) f.The minimum and maximum values shown have a 95% confidence level. ### 17.4 WLAN 2.4 GHz Transmitter Performance Specifications Note: The specifications in Table 34 are measured at the chip port output, unless otherwise specified. b.Sensitivity degradations for alternate settings in MCS modes. MM: 0.5 dB drop, SGI: 2 dB drop, and STBC: 0.75 dB drop. Table 34. WLAN 2.4 GHz Transmitter Performance Specifications | Parameter | Condition/ | Notes | Minimum | Typical | Maximum | Unit | |-----------------------------------------------|-------------------------------------|-------------------------------|---------|---------|---------|-----------| | Frequency range | - | | 2400 | _ | 2500 | MHz | | Transmitted power in cellular | 76–108 MHz | FM RX | _ | -166 | _ | dBm/Hz | | and FM bands<br>(–18 dBm at the antenna port, | 776–794 MHz | CDMA2000 | _ | -166 | _ | dBm/Hz | | 90% duty cycle, OFDM) <sup>a</sup> | 869–960 MHz | cdmaOne,<br>GSM850 | _ | -165 | _ | dBm/Hz | | | 925–960 MHz | E-GSM | _ | -165 | _ | dBm/Hz | | | 1570–1580 MHz | GPS | _ | -155 | _ | dBm/Hz | | | 1805–1880 MHz | GSM1800 | _ | -147 | _ | dBm/Hz | | | 1930–1990 MHz | GSM1900,<br>cdmaOne,<br>WCDMA | - | -141 | _ | dBm/Hz | | | 2010–2170 MHz | WCDMA | _ | -138 | _ | dBm/Hz | | | 2400–2483 MHz | BT/WLAN | _ | _ | _ | dBm/Hz | | | 2.4 GHz | GPS/GLONASS | _ | -147 | _ | dBm/MHz | | | 2.4 GHz | 2170 MHz band | _ | -131 | | dBm/MHz | | | 2.4 GHz | LTE Band 40 | _ | -109 | | dBm/Hz | | | 2.4 GHz | LTE Band 7 | _ | -121 | | dBm/Hz | | | 2.4 GHz | LTE Band 38 | _ | -115 | | dBm/Hz | | | 2.4 GHz | LTE Band 41 | _ | -104 | | dBm/Hz | | | 2.4 GHz | LTE Band XGP | _ | -110 | | dBm/Hz | | | 4.8–5.0 GHz | 2nd harmonic | _ | - | -48.4 | dBm/1 MHz | | 100% duty cycle) | 7.2–7.5 GHz | 3rd harmonic | _ | _ | -56.9 | dBm/1 MHz | | TX power at chip port for | 1 Mbps DSSS | 0 dBm | _ | 20 | _ | dBm | | highest power level setting at 25°C, | 6 Mbps | –3 dBm | _ | 19.5 | _ | dBm | | VBAT = 3.6V, spectral mask | 54 Mbps | –6 dBm | _ | 18 | _ | dBm | | and EVM compliance <sup>b</sup> | MCS7 (20 MHz) | | _ | 16.5 | _ | dBm | | | MCS7 (40 MHz) | | _ | 16.5 | _ | dBm | | | MCS7 (20 MHz, SGI) | | _ | 16.5 | _ | dBm | | | MCS7 (40 MHz, SGI) | | _ | 16.5 | _ | dBm | | Phase noise | 37.4 MHz Crystal, Integra<br>10 MHz | ated from 10 kHz to | _ | 0.5 | _ | Degrees | | TX power control dynamic range | _ | | 30 | _ | _ | dB | | Carrier suppression | _ | | 15 | _ | _ | dBc | | Gain control step | _ | | _ | 0.25 | _ | dB | | Return loss at Chip port TX | $Z_0 = 50\Omega$ | | 4 | 6 | _ | dB | a. The cellular standards listed indicate only typical usages of that band in some countries. Other standards may also be used within those bands. ### 17.5 WLAN 5 GHz Receiver Performance Specifications Note: The specifications in Table 35 are measured at the chip port input, unless otherwise specified. b.Derate by 2 dB for $-30^{\circ}\text{C}$ to $-10^{\circ}\text{C}$ and 55°C to 85°C. Table 35. WLAN 5 GHz Receiver Performance Specifications | Parameter | Condition/Notes | Minimum | Typical | Maximum | Unit | | | | |----------------------------------------------------------------------------|------------------------------------------------|----------|--------------|---------|------|--|--|--| | Frequency range | - | 4900 | _ | 5845 | MHz | | | | | RX sensitivity | 6 Mbps OFDM | _ | -90.5 | _ | dBm | | | | | (10% PER for 1000 octet PSDU) <sup>a</sup> | 9 Mbps OFDM | _ | -90.5 | _ | dBm | | | | | . 656) | 12 Mbps OFDM | _ | -87.5 | _ | dBm | | | | | | 18 Mbps OFDM | - | -85.5 | _ | dBm | | | | | | 24 Mbps OFDM | _ | -82.5 | _ | dBm | | | | | | 36 Mbps OFDM | _ | -80.5 | _ | dBm | | | | | | 48 Mbps OFDM | _ | -76.5 | _ | dBm | | | | | | 54 Mbps OFDM | _ | -73.5 | _ | dBm | | | | | RX sensitivity | 20 MHz channel spacing for all MCS rates (GF) | | | | | | | | | (10% PER for 4096 octet PSDU) <sup>a</sup> | MCS 0 | _ | -90.5 | _ | dBm | | | | | Defined for default parameters: | MCS 1 | _ | -86.5 | _ | dBm | | | | | GF, 800 ns GI, and non-STBC. | MCS 2 | _ | -84.5 | _ | dBm | | | | | | MCS 3 | _ | -82.5 | _ | dBm | | | | | | MCS 4 | _ | -78.5 | _ | dBm | | | | | | MCS 5 | _ | -73.5 | _ | dBm | | | | | | MCS 6 | _ | <b>-71.5</b> | _ | dBm | | | | | | MCS 7 | _ | -70.5 | _ | dBm | | | | | RX sensitivity | 40 MHz channel spacing for all MCS rates (GF) | | | | | | | | | (10% PER for 4096 octet PSDU) <sup>a</sup> | MCS 0 | _ | -87.5 | - | dBm | | | | | Defined for default parameters: | MCS 1 | _ | -84.5 | - | dBm | | | | | GF, 800 ns GI, and non-STBC. | MCS 2 | _ | -81.5 | - | dBm | | | | | | MCS 3 | _ | -80.5 | - | dBm | | | | | | MCS 4 | _ | -76.5 | - | dBm | | | | | | MCS 5 | _ | <b>-71.5</b> | - | dBm | | | | | | MCS 6 | _ | -69.5 | - | dBm | | | | | | MCS 7 | _ | -68.5 | - | dBm | | | | | RX sensitivity | 20 MHz channel spacing for all MCS rates (Mixe | ed mode) | | | | | | | | (10% PER for 4096 octet PSDU) <sup>a</sup> | MCS 0 | _ | -89.5 | _ | dBm | | | | | Defined for default parameters:<br>Mixed mode, 800 ns GI, and<br>non-STBC. | MCS 1 | _ | -86.4 | _ | dBm | | | | | | MCS 2 | _ | -84.0 | _ | dBm | | | | | | MCS 3 | _ | -81.3 | _ | dBm | | | | | | MCS 4 | - | -78.4 | _ | dBm | | | | | | MCS 5 | - | -74.7 | _ | dBm | | | | | | MCS 6 | - | -73.1 | _ | dBm | | | | | | MCS 7 | _ | <b>-71.1</b> | _ | dBm | | | | Table 35. WLAN 5 GHz Receiver Performance Specifications (Cont.) | Parameter | Cond | lition/Notes | Minimum | Typical | Maximum | Unit | | | |------------------------------------------------------------------------------|----------------------|-------------------------------------------------------|-----------|---------|---------|------|--|--| | RX sensitivity | 40 MHz channel spa | 40 MHz channel spacing for all MCS rates (Mixed mode) | | | | | | | | (10% PER for 4096 octet PSDU) <sup>a</sup> | MCS 0 | MCS 0 | | -87.5 | _ | dBm | | | | Defined for default parameters: | MCS 1 | | _ | -83.9 | _ | dBm | | | | Mixed mode, 800 ns GI, and non-STBC. | MCS 2 | | _ | -81.7 | _ | dBm | | | | Hon OTBO. | MCS 3 | | _ | -79.1 | _ | dBm | | | | | MCS 4 | | _ | -75.9 | _ | dBm | | | | | MCS 5 | | _ | -70.8 | _ | dBm | | | | | MCS 6 | | _ | -69.1 | _ | dBm | | | | | MCS 7 | | _ | -67.5 | _ | dBm | | | | Blocking level for 1 dB RX sensi- | 776–794 MHz | CDMA2000 | -21 | _ | _ | dBm | | | | tivity degradation (without external filtering) <sup>b</sup> | 824–849 MHz | cdmaOne | -20 | _ | _ | dBm | | | | oxioma intering) | 824–849 MHz | GSM850 | -12 | _ | _ | dBm | | | | | 880–915 MHz | E-GSM | -12 | _ | _ | dBm | | | | | 1710–1785 MHz | GSM1800 | -15 | _ | _ | dBm | | | | | 1850–1910 MHz | GSM1800 | -15 | _ | _ | dBm | | | | | 1850–1910 MHz | cdmaOne | -20 | _ | _ | dBm | | | | | 1850–1910 MHz | WCDMA | -24 | _ | _ | dBm | | | | | 1920–1980 MHz | WCDMA | -24 | _ | - | dBm | | | | Input In-Band IP3 <sup>a</sup> | Maximum LNA gain | | _ | -15.5 | - | dBm | | | | | Minimum LNA gain | | _ | -1.5 | - | dBm | | | | Maximum receive level | @ 6, 9, 12 Mbps | | -29.5 | _ | - | dBm | | | | @ 5.24 GHz | @ 18, 24, 36, 48, 54 | Mbps | -29.5 | _ | - | dBm | | | | LPF 3 dB bandwidth | _ | | 9 | _ | 18 | MHz | | | | Adjacent channel rejection | 6 Mbps OFDM | –79 dBm | 16 | _ | _ | dB | | | | (Difference between interfering and desired signal (20 MHz | 9 Mbps OFDM | –78 dBm | 15 | _ | _ | dB | | | | apart) at 10% PER for 1000 | 12 Mbps OFDM | –76 dBm | 13 | _ | _ | dB | | | | octet PSDU with desired signal<br>level as specified in Condition/<br>Notes) | 18 Mbps OFDM | –74 dBm | 11 | _ | _ | dB | | | | | 24 Mbps OFDM | –71 dBm | 8 | _ | _ | dB | | | | | 36 Mbps OFDM | –67 dBm | 4 | _ | _ | dB | | | | | 48 Mbps OFDM | –63 dBm | 0 | _ | _ | dB | | | | | 54 Mbps OFDM | –62 dBm | <b>-1</b> | _ | _ | dB | | | | | 65 Mbps OFDM | –61 dBm | -2 | _ | - | dB | | | Table 35. WLAN 5 GHz Receiver Performance Specifications (Cont.) | Parameter | Conditi | on/Notes | Minimum | Typical | Maximum | Unit | |------------------------------------------------------------------------|----------------------|-----------|------------|---------|---------|------| | Alternate adjacent channel | 6 Mbps OFDM | –78.5 dBm | 32 | _ | _ | dB | | rejection<br>(Difference between interfering | 9 Mbps OFDM | –77.5 dBm | 31 | _ | _ | dB | | and desired signal (40 MHz | 12 Mbps OFDM | –75.5 dBm | 29 | _ | _ | dB | | apart) at 10% PER for 1000 <sup>c</sup> octet PSDU with desired signal | 18 Mbps OFDM | –73.5 dBm | 27 | _ | _ | dB | | level as specified in Condition/ | 24 Mbps OFDM | –70.5 dBm | 24 | _ | _ | dB | | Notes) | 36 Mbps OFDM | –66.5 dBm | 20 | _ | _ | dB | | | 48 Mbps OFDM | –62.5 dBm | 16 | _ | _ | dB | | | 54 Mbps OFDM | –61.5 dBm | 15 | _ | _ | dB | | | 65 Mbps OFDM | –60.5 dBm | 14 | _ | _ | dB | | Maximum receiver gain | - | | _ | 100 | _ | dB | | Gain control step | - | | _ | 3 | _ | dB | | RSSI accuracy <sup>d</sup> | Range –98 dBm to –30 | dBm | <b>-</b> 5 | _ | 5 | dB | | | Range above –30 dBm | | -8 | _ | 8 | dB | | Return loss | $Z_0 = 50\Omega$ | | 6 | 10 | _ | dB | | Receiver cascaded noise figure | At maximum gain | | _ | 5.0 | _ | dB | a.Derate by 1.5 dB for –30 °C to –10 °C and 55 °C to 85 °C. d.The minimum and maximum values shown have a 95% confidence level. ## 17.6 WLAN 5 GHz Transmitter Performance Specifications Note: The specifications in Table 36 are measured at the chip port, unless otherwise specified. Table 36. WLAN 5 GHz Transmitter Performance Specifications | Parameter | Condition | on/Notes | Minimum | Typical | Maximum | Unit | |-------------------------------------------------------------|----------------|-------------------------------|---------|---------|---------|---------| | Frequency range | _ | | 4900 | - | 5845 | MHz | | Transmitted power in cellular | 76–108 MHz | FM RX | - | < -168 | - | dBm/Hz | | and FM bands (–18 dBm at the antenna port, >90% duty cycle, | 776–794 MHz | _ | _ | -168 | - | dBm/Hz | | OFDM) <sup>a</sup> | 869–960 MHz | cdmaOne, GSM850 | - | -170 | _ | dBm/Hz | | | 925–960 MHz | E-GSM | _ | -170 | _ | dBm/Hz | | | 1570–1580 MHz | GPS | _ | -168 | _ | dBm/Hz | | | 1805–1880 MHz | GSM1800 | _ | -169 | _ | dBm/Hz | | | 1930–1990 MHz | GSM1900,<br>cdmaOne,<br>WCDMA | _ | -169 | - | dBm/Hz | | | 2110-2170 MHz | WCDMA | _ | -169 | _ | dBm/Hz | | | 2400–2483 MHz | BT/WLAN | _ | -166 | _ | dBm/Hz | | | 2300–2690 | LTE | _ | -167 | _ | dBm/Hz | | Harmonic level<br>(at 17 dBm) | 9.8–11.570 GHz | 2nd harmonic | _ | -48.6 | _ | dBm/MHz | b.The cellular standard listed for each band indicates the type of modulation used to generate the interfering signal in that band for the purpose of this test. It is not intended to indicate any specific usage of each band in any specific country. c.For 65 Mbps, the size is 4096. Table 36. WLAN 5 GHz Transmitter Performance Specifications (Cont.) | Parameter | Condition/Notes | Minimum | Typical | Maximum | Unit | |----------------------------------------------------------------|----------------------------------------------------|---------|---------|---------|---------| | | 6 Mbps | - | 19 | - | dBm | | power level setting at 25°C,<br>VBAT = 3.6V, spectral mask and | 54 Mbps | _ | 17 | _ | dBm | | EVM compliance <sup>b</sup> | MCS0 (20 MHz) | _ | 19.5 | _ | dBm | | | MCS7 (20 MHz) | - | 16.5 | - | dBm | | | MCS7 (40 MHz) | _ | 16.5 | _ | dBm | | | MCS7 (20 MHz, SGI) | _ | 16.5 | - | dBm | | | MCS7 (40 MHz, SGI) | _ | 16.5 | - | dBm | | Phase noise | 37.4 MHz crystal, Integrated from 10 kHz to 10 MHz | - | 0.7 | _ | Degrees | | TX power control dynamic range | - | 30 | - | - | dB | | Carrier suppression | _ | 15 | _ | _ | dBc | | Gain control step | - | _ | 0.25 | - | dB | | Return loss | $Z_0 = 50\Omega$ | _ | 6 | _ | dB | a.The cellular standards listed indicate only typical usages of that band in some countries. Other standards may also be used within those bands. # 17.7 General Spurious Emissions Specifications **Table 37. General Spurious Emissions Specifications** | Parameter | Condition | Condition/Notes | | Тур | Max | Unit | |----------------------|------------------------|-----------------------|------|--------------------|------------|------| | Frequency range | - | | 2400 | _ | 2500 | MHz | | | Genera | al Spurious Emissions | , | | • | 1 | | TX Emissions | 30 MHz < f < 1 GHz | RBW = 100 kHz | _ | _ | -62 | dBm | | | 1 GHz < f < 12.75 GHz | RBW = 1 MHz | _ | _ | <b>–47</b> | dBm | | | 1.8 GHz < f < 1.9 GHz | RBW = 1 MHz | _ | _ | -53 | dBm | | | 5.15 GHz < f < 5.3 GHz | RBW = 1 MHz | _ | _ | -53 | dBm | | RX/standby Emissions | 30 MHz < f < 1 GHz | RBW = 100 kHz | _ | <b>-78</b> | -63 | dBm | | | 1 GHz < f < 12.75 GHz | RBW = 1 MHz | _ | –68.5 <sup>a</sup> | -53 | dBm | | | 1.8 GHz < f < 1.9 GHz | RBW = 1 MHz | _ | -96 | -53 | dBm | | | 5.15 GHz < f < 5.3 GHz | RBW = 1 MHz | _ | -96 | -53 | dBm | a.For frequencies other than 3.2 GHz, the emissions value is –96 dBm. The value presented in table is the result of LO leakage at 3.2 GHz. b.Derate by 2 dB for -30°C to -10°C and 55°C to 85°C. # 18. Internal Regulator Electrical Specifications Note: Values in this data sheet are design goals and are subject to change based on the results of device characterization. Functional operation is not guaranteed outside of the specification limits provided in this section. # 18.1 Core Buck Switching Regulator Table 38. Core Buck Switching Regulator (CBUCK) Specifications | Specification | Notes | Min | Тур | Max | Units | |-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------------------|-------| | Input supply voltage (DC),<br>VBAT | DC voltage range inclusive of disturbances. | 2.9 | 3.6 | 4.8 <sup>a</sup> | V | | PWM mode switching | Forced PWM without FLL enabled. | 2.8 | 4 | 5.2 | MHz | | frequency, Fsw | Forced PWM with FLL enabled. | 3.6 | 4 | 4.4 | MHz | | PWM output current | _ | _ | _ | 372 <sup>b</sup> | mA | | Output current limit | _ | - | 1390 | - | mA | | Output voltage range | Programmable, 30 mV steps.<br>Default = 1.35V (bits = 0000). | 1.2 | 1.35 | 1.5 | Volts | | PWM output voltage DC accuracy | Includes load and line regulation. Forced PWM mode. | -4 | _ | 4 | % | | | Total DC accuracy after trim. | -2 | _ | 2 | % | | PWM ripple voltage, static | Measure with 20 MHz BW limit. Static Load. Max ripple based on: VBAT < 4.8V, Vout = 1.35V, Fsw = 4 MHz, 2.2 μH inductor, L > 1.05 μH, capacitor + Board total-ESR < 20 m $\Omega$ , Cout > 1.9 μF, ESL < 200 pH. | _ | 7 | 20 | mVpp | | PWM mode peak efficiency (Peak efficiency is at 200 mA load. The | 2.5 x 2 mm LQM2HPN2R2NG0,<br>L = 2 $\mu$ H, DCR = 80 m $\Omega$ ±25%,<br>ACR < 1 $\Omega$ . | 79 | 85 | _ | % | | following conditions apply to all inductor types: Forced PWM, 200 mA, Vout = 1.35V, VBAT = 3.6V, Fsw = 4 MHz, at 25°C.) | 0805-size LQM21PN2R2NGC, L = 2.1 $\mu$ H, DCR=230 m $\Omega$ ±25%, ACR < 2 $\Omega$ . | 78 | 84 | - | % | | 23 (3.) | 0603-size MIPSTZ1608D2R2B, L = 1 $\mu$ H, DCR = 240 m $\Omega$ ±25%, ACR < 2 $\Omega$ . | 74 | 81 | - | % | | PFM mode efficiency | 10 mA load current, Vout = 1.35V, VBAT = 3.6V, 20C Cap + Board total-ESR < 20 m $\Omega$ , Cout = 4.7 $\mu$ F, ESL < 200 pH, FLL= OFF 0603-size MIPSTZ1608D2R2B, L = 2.2 $\mu$ H, DCR = 240 m $\Omega$ ±25%, ACR < 2 $\Omega$ . | 67 | 77 | - | % | | LPOM efficiency | 1 mA load current, Vout = 1.35V, VBAT = 3.6V, 20C Cap + board total-ESR < 20 m $\Omega$ , Cout = 4.7 $\mu$ F, ESL < 200 pH, FLL = OFF 0603-size MIPSTZ1608D2R2B, L = 2.2 $\mu$ H, DCR = 240 $\Omega$ ±25%, ACR < 2 $\Omega$ . | 55 | 65 | - | % | | Start-up time from power down | VIO already on and steady. Time from REG_ON rising edge to CLDO reaching 1.2V. Includes 256 µsec typical Vddc_ok_o delay. | - | 903 | 1106 | μs | Table 38. Core Buck Switching Regulator (CBUCK) Specifications (Cont.) | Specification | Notes | Min | Тур | Max | Units | |----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------|-----|---------|-------| | External inductor, L <sup>c</sup> | - | _ | 2.2 | _ | μH | | External output capacitor, Cout <sup>c</sup> | Ceramic, X5R, 0402, ESR < 30 m $\Omega$ at 4 MHz, ±20%, 6.3V, 4.7 $\mu$ F, Murata $^{(8)}$ GRM155R60J475M | 2 <sup>d</sup> | 4.7 | _ | μF | | External input capacitor, Cin <sup>c</sup> | For SR_VDDBATP5V pin. Ceramic, X5R, 0603, ESR < 30 m $\Omega$ at 4 MHz, ±20%, 6.3V, 4.7 $\mu$ F, Murata GRM155R60J475M. | 0.67 <sup>d</sup> | 4.7 | _ | μF | | Input supply voltage ramp-up time | 0 to 4.3V | 40 | _ | 100,000 | μs | a.The maximum continuous voltage is 4.8V. Voltages up to 5.5V for up to 10 seconds, cumulative duration, over the lifetime of the device are allowed. Voltages as high as 5.0V for up to 250 seconds, cumulative duration, over the lifetime of the device are allowed. - c.Refer to PCB Layout Guidelines and Component Selection for Optimized PMU Performance (4334-AN200-R) for component selection details. - d.The minimum value refers to the residual capacitor value after taking into account part-to-part tolerance, DC-bias, temperature, and aging. ## 18.2 3.3V LDO (LDO3P3) Table 39. LDO3P3 Specifications | Parameters | Conditions | Min. | Тур. | Max. | Units | |-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------|---------|-----------|----------| | Input supply voltage, Vin | Minimum = Vo+0.2V = 3.5V (for Vo = 3.3V) dropout voltage requirement must be met under max load for performance specs. | 2.9 | 3.6 | 4.8 | V | | Nominal output voltage,<br>Vo | Default = 3.3V | _ | 3.3 | _ | V | | Output voltage program-<br>mability | Range<br>Accuracy at any step (including Line/Load regulation), load > 0.1 mA | 2.4<br>-5 | _ | 3.4<br>+5 | V<br>% | | Dropout voltage | At maximum load | _ | _ | 200 | mV | | Output current | - | 0.001 | _ | 450 | mA | | Quiescent current | No load; Vin = Vo + 0.2V<br>Maximum load @ 450mA; Vin = Vo + 0.2V | _ | 66<br>4 | 85<br>4.5 | μA<br>mA | | Leakage current | Powerdown mode (at 85°C junction temperature) | - | 1.5 | 5 | μΑ | | Line regulation | Vin from (Vo + 0.2V) to 4.8V, maximum load | _ | | 3.5 | mV/V | | Load regulation | load from 1–450 mA, Vin = 3.6V | _ | 0.3 | 0.45 | mV/mA | | Load step error | Load from 1mA-200mA-400mA in 1 q5s and 400mA-200mA-1mA in 1 µs; Vin ≥ (Vo + 0.2V); Co = 4.7 µF | _ | _ | 70 | mV | | PSRR | VBAT ≥ 3.6V, Vo = 3.3V, Co = 4.7 μF, maximum load, 100 Hz to 100 kHz | 20 | _ | _ | dB | | LDO turn-on time | LDO turn-on time when rest of chip is up | _ | 160 | 250 | μs | | Output current limit | - | _ | 800 | | mA | | In-rush current | Vin = Vo + 0.2V to 4.8V, Co = 4.7 μF, no load | _ | | 280 | mA | | External output capacitor, Co | Ceramic, X5R, 0402,<br>(ESR: 5m-240mohm), ±10%, 10V | 1.0 | 4.7 | 5.64 | μF | | External input capacitor | For SR_VDDBATA5V pin (shared with Bandgap) ceramic, X5R, 0402, ±10%, 10V. Not needed if sharing VBAT cap 4.7 µF with SR_VDDBATP5V. | _ | 4.7 | - | μF | b.At junction temperature 125°C. ### 18.3 2.5V LDO (LDO2P5) Table 40. LDO2P5 Specifications | Specification | Notes | Min. | Тур. | Max. | Unit | |--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|------|------| | Input supply voltage | Min= 2.52+0.15=2.67V Dropout voltage requirement must be met under the maximum load for performance specifications. | 2.9 | 3.6 | 4.8 | V | | Output current | - | _ | - | 70 | mA | | Output voltage, Vo | default = 2.52V | 2.4 | 2.52 | 3.4 | V | | Dropout voltage | at max load | | | 150 | mV | | Output voltage DC<br>Accuracy | include Line/Load regulation | <b>-</b> 5 | | +5 | % | | Quiescent current | No load | _ | 8 | _ | μΑ | | Line regulation | Vin from (Vo + 0.15V) to 4.8V, maximum load | -11 | | 11 | mV | | Load Regulation | Load from 1–70 mA (subject to parasitic resistance of package and board). Vin = 2.52 + 0.15V to 4.8V | _ | 15 | 31 | mV | | Leakage current | Powerdown mode. At Junction Temp 85°C | - | _ | 5 | μΑ | | PSRR | VBAT ≥ 3.6V, Vo = 2.52V, Co = 2.2 μF, maximum load, 100 Hz to 100 kHz | 20 | _ | _ | dB | | LDO turn-on time | LDO turn-on time when rest of chip is up | - | _ | 260 | μs | | In-rush current during turn-on | from its output capacitor in fully-discharged state | _ | _ | 100 | mA | | External output capacitor, Co | Ceramic, X5R, 0402,<br>(ESR: 5m-240mohm), ±20%, 6.3V | 0.7 <sup>a</sup> | 2.2 | 2.64 | μF | | External input capacitor | For SR_VDDBATA5V pin (shared with Bandgap) ceramic, X5R, 0402, $\pm 10\%$ , 10V. Not needed if sharing the VBAT capacitor 4.7 $\mu$ F with SR_VDDBATP5V. | _ | 1 | _ | μF | a.Minimum cap value refers to residual cap value after taking into account part-to-part tolerance, DC-bias, temperature, aging ### 18.4 HSICDVDD LDO Table 41. HISCDVDD LDO Specifications | Specification | Notes | Min | Тур | Max | Units | |--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------|------|-------|----------| | Input supply voltage | Min = 1.2V + 0.1V = 1.3V. Dropout voltage requirement must be met under maximum load for performance specifications. | 1.3 | 1.35 | 1.5 | V | | Output current | - | _ | _ | 80 | mA | | Output voltage, V <sub>o</sub> | Step size 25 mV. Default = 1.2V. | 1.1 | 1.2 | 1.275 | V | | Dropout voltage | At maximum load. Includes 100 m $\Omega$ routing resistors at input and output. | _ | _ | 100 | mV | | Output voltage DC accuracy | Including line/load regulation. | -4 | _ | 4 | % | | Quiescent current No load. Dependent on programming. Ido_cntl_i[43], Ido_cntl_i[41] to support different external capacitor loads. | | _ | 182 | _ | μΑ | | PSRR at 1 kHz | Input ≥ 1.35V, 50 to 300 pF, V <sub>o</sub> = 1.2V<br>Load: 80 mA<br>Load: 40 mA | 24<br>39 | _ | _ | dB<br>dB | ### Table 41. HISCDVDD LDO Specifications (Cont.) | Specification | Notes | Min | Тур | Max | Units | |----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|-----|----------| | PSRR at 10 kHz | Input ≥ 1.35V, 50 to 300 pF, V <sub>0</sub> = 1.2V<br>Load: 80 mA<br>Load: 40 mA | 24<br>38 | _ | _ | dB<br>dB | | PSRR at 100 kHz | Input ≥ 1.35V, 50 to 300 pF, V <sub>o</sub> = 1.2V<br>Load: 80 mA<br>Load: 40 mA | 15<br>27 | _ | _ | dB<br>dB | | Output Capacitor, C <sub>o</sub> | Internal capacitor = Sum of supply decoupling caps and supply-to-ground routing parasitic capacitance. Output capacitor dependent on programming. | _ | 1000 | _ | pF | ### 18.5 CLDO **Table 42. CLDO Specifications** | Specification | Specification Notes | | Тур | Max | Units | |--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-------|-------| | Input supply voltage, V <sub>in</sub> | Min = 1.2 + 0.1V = 1.3V. Dropout voltage requirement must be met under maximum load. | 1.3 | 1.35 | 1.5 | V | | Output current | - | 0.1 | _ | 150 | mA | | Output voltage, V <sub>o</sub> | Programmable in 25 mV steps. Default = 1.2V, load from 0.1–150 mA | 1.1 | 1.2 | 1.275 | V | | Dropout voltage | At max load | _ | _ | 100 | mV | | Output voltage DC accuracy <sup>a</sup> | Includes line/load regulation | -4 | _ | +4 | % | | | After trim, load from 0.1–150 mA, includes line/load regulation. $V_{in} > V_{o} + 0.1V$ . | -2 | - | +2 | % | | Quiescent current | No load | _ | 10 | - | μΑ | | Line regulation | V <sub>in</sub> from (V <sub>o</sub> + 0.1V) to 1.5V, maximum load | _ | _ | 7 | mV/V | | Load regulation | Load from 1 mA to 150 mA | - | 15 | 25 | μV/mA | | Leakage current | Power-down | _ | _ | 10 | μΑ | | PSRR | @1 kHz, Vin ≥ 1.5V, C <sub>o</sub> = 1 μF | 20 | _ | | dB | | Start-up time of PMU | VIO up and steady. Time from the REG_ON rising edge to the CLDO reaching 1.2V. Includes 256 μs vddc_ok_o delay. | _ | _ | 1106 | μs | | LDO turn-on time | Chip already powered up. | _ | _ | 180 | μs | | In-rush current during turn-on | From its output capacitor in a fully-discharged state | _ | _ | 150 | mA | | External output capacitor, C <sub>o</sub> <sup>b</sup> | acitor, $C_0^b$ Total ESR: $30 \text{ m}\Omega$ – $200 \text{ m}\Omega$ | | 1 | - | μF | | External input capacitor | Only use an external input capacitor at the VDD_LDO pin if it is not supplied from the CBUCK output. Total ESR (trace/capacitor): $30~\text{m}\Omega$ – $200~\text{m}\Omega$ | _ | 1 | _ | μF | a.Load from 0.1 to 150 mA. b.Refer to PCB Layout Guidelines and Component Selection for Optimized PMU Performance (4334-AN200-R) for component selection details. c.The minimum value refers to the residual capacitor value after taking into account the part-to-part tolerance, DC-bias, temperature, and aging. # 18.6 LNLDO **Table 43. LNLDO Specifications** | Specification | Notes | Min | Тур | Max | Units | |-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|----------|--------------------------| | Input supply voltage, Vin | Min = 1.2V <sub>o</sub> + 0.1V = 1.3V. Dropout voltage requirement must be met under maximum load. | 1.3 | 1.35 | 1.5 | V | | Output current | - | 0.1 | _ | 104 | mA | | Output voltage, V <sub>o</sub> | Programmable in 25 mV steps. Default = 1.2V | 1.1 | 1.2 | 1.275 | V | | Dropout voltage | At maximum load | _ | _ | 100 | mV | | Output voltage DC accuracy <sup>a</sup> | includes line/load regulation, load from 0.1 to 150 mA | -4 | - | +4 | % | | Quiescent current | No load | _ | 44 | _ | μΑ | | Line regulation | V <sub>in</sub> from (V <sub>o</sub> + 0.1V) to 1.5V, max load | _ | _ | 7 | mV/V | | Load regulation | Load from 1 mA to 104 mA | _ | 15 | 25 | μV/mA | | Leakage current | Power-down | _ | _ | 10 | μA | | Output noise | @30 kHz, 60 mA load, $C_0 = 1 \mu F$ @100 kHz, 60 mA load, $C_0 = 1 \mu F$ | _ | _ | 60<br>35 | nV/root-Hz<br>nV/root-Hz | | PSRR | @ 1kHz, input > 1.3V, $C_0 = 1 \mu F$ , $V_0 = 1.2V$ | 20 | - | _ | dB | | Start-up time of PMU | VIO up and steady. Time from the REG_ON rising edge to the LNLDO reaching 1.2V. Includes 256 μs vddc_ok_o delay. | _ | _ | 1106 | μs | | LDO turn-on time | Chip already powered up. | _ | _ | 180 | μs | | In-rush current during turn-on | From its output capacitor in a fully-discharged state | _ | _ | 150 | mA | | External output capacitor, $C_o^{\ b}$ | Total ESR (trace/capacitor): 30–200 mΩ | 0.67 <sup>c</sup> | 1 | _ | μF | | External input capacitor | Only use an external input capacitor at the VDD_LDO pin if it is not supplied from the CBUCK output. Total ESR (trace/capacitor): $30-200~\text{m}\Omega$ | _ | 1 | _ | μF | a.Load from 0.1 to 104 mA. b.Refer to PCB Layout Guidelines and Component Selection for Optimized PMU Performance (4334-AN200-R) for component selection details. c.The minimum value refers to the residual capacitor value after taking into account the part-to-part tolerance, DC-bias, temperature, and aging. # 19. System Power Consumption Note: Values in this data sheet are design goals and are subject to change based on the results of device characterization. ■ Unless otherwise stated, these values apply for the conditions specified in Table 26: "Recommended Operating Conditions and DC Characteristics," on page 72. #### 19.1 WLAN Current Consumption The WLAN current consumption measurements are shown in Table 44. All values in Table 44 are with the Bluetooth core in reset (that is, Bluetooth and FM are off). **Table 44. Typical WLAN Power Consumption** | Mode | Bandwidth | Band | VBAT = 3.6V, VI | $DDIO = 1.8V, T_A 25^{\circ}C$ | |------------------------------------------------------|-----------------------|------|-----------------------|--------------------------------| | | (MHz) (GHz) VBAT (mA) | | Vio <sup>a</sup> (μA) | | | | Sleep Mod | des | | | | Leakage (OFF) | _ | _ | 0.004 | 220 | | SLEEP <sup>b</sup> | _ | _ | 0.005 | 220 | | IEEE Power Save, DTIM 1 <sup>c</sup> | _ | _ | 1.06 | 220 | | IEEE Power Save DTIM 3 <sup>d</sup> | _ | _ | 0.321 | 220 | | | Active Mo | des | | | | RX (Listen) <sup>e, †</sup> | _ | _ | 44.4 | 200 | | RX (Active) <sup>f, g, h</sup> | - | _ | 57.7 | 200 | | TX CCK, 11 Mbps (20.5 dBm @ chip) <sup>h, i, j</sup> | HT20 | 2.4 | 325 | 200 | | TX, MCS7 (17.5 dBm @ chip) <sup>h, i, j</sup> | HT20 | 2.4 | 254 | 200 | | TX, MCS7 (17.5 dBm @ chip) <sup>h, i, j</sup> | HT40 | 2.4 | 270 | 200 | | TX OFDM, 54 Mbps (18 dBm @ chip) <sup>h, i, j</sup> | HT20 | 2.4 | 263 | 200 | | TX, MCS7 (15 dBm @ chip) <sup>h, i, j</sup> | HT20 | 5 | 261 | 200 | | TX, MCS7 (15 dBm @ chip)h, i, j | HT40 | 5 | 283 | 200 | | TX OFDM, 54 Mbps (16 dBm @ chip) <sup>h, i, j</sup> | HT20 | 5 | 271 | 200 | a. Vio is specified with all pins idle and not driving any loads. b.Idle between beacons. c.Beacon interval = 100 ms; beacon duration = 1.9 ms @ 1Mbps (Integrated Sleep + wakeup + beacon) d.Beacon interval = 300 ms; beacon duration = 1.9 ms @ 1Mbps (Integrated Sleep + wakeup + beacon) e.Carrier sense (CCA) when no carrier present. f.Carrier sense (CS) detect/packet RX. g.Applicable to all supported rates. h.Duty Cycle = 100% i.TX output power is measured at the chip-out side. j.The items of active modes are measured under the real association/throughput with the wireless AP. ### 19.2 Bluetooth, BLE, and FM Current Consumption The Bluetooth and FM current consumption measurements are shown in Table 45. - The WLAN core is in reset (WL\_REG\_ON = low) for all measurements provided in Table 45. - For FM measurements, the Bluetooth core is in Sleep mode. The BT current consumption numbers are measured based on GFSK TX output power = 8 dBm. Table 45. Bluetooth and FM Current Consumption | Operating Mode | VBAT (3.6V) | VDDIO (1.8V) | Unit | |-----------------------------|-------------|--------------|------| | Sleep | 6 | 133 | μΑ | | SCO HV3 master | 10.1 | _ | mA | | 3DH5/3DH1 master | 18.1 | _ | mA | | DM1/DH1 master | 22.9 | _ | mA | | DM3/DH3 master | 27.0 | _ | mA | | DM5/DH5 master | 28.3 | _ | mA | | 2EV3 | 7.5 | 0.1 | mA | | FMRX I <sup>2</sup> S audio | 6.7 | _ | mA | | BLE scan <sup>a</sup> | 169 | 131 | μΑ | | BLE connected (1 second) | 43 | 132 | μΑ | a.No devices present; 1.28 second interval with a scan window of 11.25 ms. # 20. Interface Timing and AC Characteristics # 20.1 SDIO/gSPI Timing #### 20.1.1 SDIO Default Mode Timing SDIO default mode timing is shown by the combination of Figure 43 and Table 46. Table 46. SDIO Bus Timing<sup>a</sup> Parameters (Default Mode) | Parameter | Symbol | Minimum | Typical | Maximum | Unit | | | | |---------------------------------------------------------------------------------|-----------------|---------------|---------|---------|------|--|--|--| | SDIO CLK (All values are referred to minimum VIH and maximum VIL <sup>b</sup> ) | | | | | | | | | | Frequency – Data Transfer mode | fPP | 0 | _ | 25 | MHz | | | | | Frequency – Identification mode | fOD | 0 | - | 400 | kHz | | | | | Clock low time | tWL | 10 | - | _ | ns | | | | | Clock high time | tWH | 10 | _ | _ | ns | | | | | Clock rise time | tTLH | _ | - | 10 | ns | | | | | Clock low time | tTHL | _ | - | 10 | ns | | | | | Inputs: | CMD, DAT (refer | enced to CLK) | | | | | | | | Input setup time | tISU | 5 | _ | _ | ns | | | | | Input hold time | tIH | 5 | - | _ | ns | | | | | Outputs: CMD, DAT (referenced to CLK) | | | | | | | | | | Output delay time – Data Transfer mode | tODLY | 0 | _ | 14 | ns | | | | | Output delay time – Identification mode | tODLY | 0 | _ | 50 | ns | | | | a.Timing is based on CL $\leq$ 40pF load on CMD and Data. b.min(Vih) = $0.7 \times VDDIO$ and max(Vil) = $0.2 \times VDDIO$ . ### 20.1.2 SDIO High-Speed Mode Timing SDIO high-speed mode timing is shown by the combination of Figure 44 and Table 47. SDIO\_CLK Output Figure 44. SDIO Bus Timing (High-Speed Mode) Output Output Table 47. SDIO Bus Timing<sup>a</sup> Parameters (High-Speed Mode) | Parameter | Symbol | Minimum | Typical | Maximum | Unit | | | |---------------------------------------------------------------------------------|--------|---------|---------|---------|------|--|--| | SDIO CLK (all values are referred to minimum VIH and maximum VIL <sup>b</sup> ) | | | | | | | | | Frequency – Data Transfer Mode | fPP | 0 | - | 50 | MHz | | | | Frequency – Identification Mode | fOD | 0 | - | 400 | kHz | | | | Clock low time | tWL | 7 | - | _ | ns | | | | Clock high time | tWH | 7 | _ | _ | ns | | | | Clock rise time | tTLH | _ | _ | 3 | ns | | | | Clock low time | tTHL | _ | _ | 3 | ns | | | | Inputs: CMD, DAT (referenced to CLK) | | | | | | | | | Input setup Time | tISU | 6 | _ | _ | ns | | | | Input hold Time | tIH | 2 | _ | _ | ns | | | | Outputs: CMD, DAT (referenced to CLK) | | | | | | | | | Output delay time – Data Transfer Mode | tODLY | _ | _ | 14 | ns | | | | Output hold time | tOH | 2.5 | - | - | ns | | | | Total system capacitance (each line) | CL | _ | _ | 40 | pF | | | a.Timing is based on CL $\leq$ 40pF load on CMD and Data. #### 20.1.3 gSPI Signal Timing The gSPI host and device always use the rising edge of clock to sample data. b.min(Vih) = $0.7 \times VDDIO$ and max(Vil) = $0.2 \times VDDIO$ . **Table 48. gSPI Timing Parameters** | Parameter | Symbol | Minimum | Maximum | Units | Note | |-----------------------------------|--------|------------------|------------------|-------|------------------------------------------------| | Clock period | T1 | 20.8 | _ | ns | F <sub>max</sub> = 48 MHz | | Clock high/low | T2/T3 | (0.45 × T1) – T4 | (0.55 × T1) – T4 | ns | _ | | Clock rise/fall time <sup>a</sup> | T4/T5 | _ | 2.5 | ns | Measured from 10% to 90% of VDDIO | | Input setup time | T6 | 5.0 | _ | ns | Setup time, SIMO valid to SPI_CLK active edge | | Input hold time | T7 | 5.0 | _ | ns | Hold time, SPI_CLK active edge to SIMO invalid | | Output setup time | Т8 | 5.0 | _ | ns | Setup time, SOMI valid before SPI_CLK rising | | Output hold time | Т9 | 5.0 | _ | ns | Hold time, SPI_CLK active edge to SOMI invalid | | CSX to clock <sup>b</sup> | _ | 7.86 | _ | ns | CSX fall to 1st rising edge | | Clock to CSX <sup>a</sup> | _ | _ | _ | ns | Last falling edge to CSX high | a.Limit applies when SPI\_CLK = Fmax. For slower clock speeds, longer rise/fall times are acceptable provided that the transitions are monotonic and the setup and hold time limits are complied with. b.SPI\_CSx remains active for entire duration of gSPI read/write/write-read transaction (overall words for multiple-word transaction) ### 20.2 HSIC Interface Specifications **Table 49. HSIC Timing Parameters** | Parameter | Symbol | Minimum | Typical | Maximum | Unit | Comments | |----------------------------------------------------------------|---------------------|------------------------|---------|------------------------|------|------------------------------------| | HSIC signaling voltage | $V_{DD}$ | 1.1 | 1.2 | 1.3 | V | _ | | I/O voltage input low | $V_{IL}$ | -0.3 | _ | 0.35 × V <sub>DD</sub> | V | _ | | I/O Voltage input high | V <sub>IH</sub> | 0.65 × V <sub>DD</sub> | _ | V <sub>DD</sub> + 0.3 | V | _ | | I/O voltage output low | V <sub>OL</sub> | _ | _ | 0.25 × V <sub>DD</sub> | V | _ | | I/O voltage output high | V <sub>OH</sub> | 0.75 × V <sub>DD</sub> | _ | _ | V | _ | | I/O pad drive strength | O <sub>D</sub> | 40 | _ | 60 | Ω | Controlled output impedance driver | | I/O weak keepers | IL | 20 | _ | 70 | μA | _ | | I/O input impedance | Z <sub>I</sub> | 100 | _ | _ | kΩ | _ | | Total capacitive load <sup>a</sup> | $C_L$ | 3 | _ | 14 | pF | _ | | Characteristic trace impedance | T <sub>I</sub> | 45 | 50 | 55 | Ω | _ | | Circuit board trace length | $T_L$ | _ | _ | 10 | cm | _ | | Circuit board trace propagation skew <sup>b</sup> | T <sub>S</sub> | _ | _ | 15 | ps | _ | | STROBE frequency <sup>c</sup> | F <sub>STROBE</sub> | 239.988 | 240 | 240.012 | MHz | ± 500 ppm | | Slew rate (rise and fall) STROBE and DATA <sup>C</sup> | T <sub>slew</sub> | 0.60 × V <sub>DD</sub> | 1.0 | 1.2 | V/ns | Averaged from 30% ~ 70% points | | Receiver data setup time (with respect to STROBE) <sup>c</sup> | T <sub>s</sub> | 300 | _ | _ | ps | Measured at the 50% point | | Receiver data hold time (with respect to STROBE) <sup>c</sup> | T <sub>b</sub> | 300 | _ | _ | ps | Measured at the 50% point | a. Total Capacitive Load ( $C_L$ ), includes device Input/Output capacitance, and capacitance of a $50\Omega$ PCB trace with a length of 10 cm. c.Jitter and duty cycle are not separately specified parameters, they are incorporated into the values in the table above. ### 20.3 JTAG Timing **Table 50. JTAG Timing Characteristics** | Signal Name | Period | Output<br>Maximum | Output<br>Minimum | Setup | Hold | |-------------|--------|-------------------|-------------------|-------|------| | TCK | 125 ns | _ | _ | _ | _ | | TDI | - | - | - | 20 ns | 0 ns | | TMS | _ | _ | _ | 20 ns | 0 ns | | TDO | _ | 100 ns | 0 ns | _ | _ | | JTAG_TRST | 250 ns | _ | _ | _ | _ | b.Maximum propagation delay skew in STROBE or DATA with respect to each other. The trace delay should be matched between STROBE and DATA to ensure that the signal timing is within specification limits at the receiver. ## 21. Power-Up Sequence and Timing #### 21.1 Sequencing of Reset and Regulator Control Signals The CYW43340 has three signals that allow the host to control power consumption by enabling or disabling the Bluetooth, WLAN, and internal regulator blocks. These signals are described below. Additionally, diagrams are provided to indicate proper sequencing of the signals for various operational states (see Figure 46, Figure 47 on page 108, and Figure 48 and Figure 49 on page 109). The timing values indicated are minimum required values; longer delays are also acceptable. - The WL\_REG\_ON and BT\_REG\_ON signals are ORed in the CYW43340. The diagrams show both signals going high at the same time (as would be the case if both REG signals were controlled by a single host GPIO). If two independent host GPIOs are used (one for WL\_REG\_ON and one for BT\_REG\_ON), then only one of the two signals needs to be high to enable the CYW43340 regulators. - The reset requirements for the Bluetooth core are also applicable for the FM core. In other words, if FM is to be used, then the Bluetooth core must be enabled. - The CYW43340 has an internal power-on reset (POR) circuit. The device will be held in reset for a maximum of 110 ms after VDDC and VDDIO have both passed the POR threshold (see Table 26: "Recommended Operating Conditions and DC Characteristics," on page 72). Wait at least 150 ms after VDDC and VDDIO are available before initiating SDIO accesses. VBAT should not rise faster than 40 µs. VBAT should be up before or at the same time as VDDIO. VDDIO should NOT be present first or be held high before VBAT is high. #### 21.1.1 Description of Control Signals - WL\_REG\_ON: Used by the PMU to power up the WLAN section. It is also OR-gated with the BT\_REG\_ON input to control the internal CYW43340 regulators. When this pin is high, the regulators are enabled and the WLAN section is out of reset. When this pin is low the WLAN section is in reset. If both the BT\_REG\_ON and WL\_REG\_ON pins are low, the regulators are disabled. - BT\_REG\_ON: Used by the PMU (OR-gated with WL\_REG\_ON) to power up the internal CYW43340 regulators. If both the BT\_REG\_ON and WL\_REG\_ON pins are low, the regulators are disabled. When this pin is low and WL\_REG\_ON is high, the BT section is in reset. Note: For both the WL\_REG\_ON and BT\_REG\_ON pins, there should be at least a 10 msec time delay between consecutive toggles (where both signals have been driven low). This is to allow time for the CBUCK regulator to discharge. If this delay is not followed, then there may be a VDDIO in-rush current on the order of 36 mA during the next PMU cold start. #### 21.1.2 Control Signal Timing Diagrams ### Figure 48. WLAN = ON, Bluetooth = OFF # 22. Package Information #### 22.1 Package Thermal Characteristics Table 51. Package Thermal Characteristics<sup>a</sup> | Characteristic | WLBGA | | |---------------------------------------------|--------|--| | θ <sub>JA</sub> (°C/W) (value in still air) | 36.8 | | | $\theta_{\sf JB}(^\circ{\sf C/W})$ | 5.93 | | | $\theta_{JC}$ (°C/W) | 2.82 | | | Ψ <sub>JT</sub> (°C/W) | 9.26 | | | Ψ <sub>JB</sub> (°C/W) | 16.93 | | | Maximum Junction Temperature T <sub>j</sub> | 114.08 | | | Maximum Power Dissipation (W) | 1.198 | | a.No heat sink, TA = 70°C. This is an estimate, based on a 4-layer PCB that conforms to EIA/JESD51–7 (101.6 mm × 101.6 mm × 1.6 mm) and P = 1.198W continuous dissipation. #### 22.2 Junction Temperature Estimation and PSI<sub>JT</sub> Versus THETA<sub>JC</sub> Package thermal characterization parameter PSI–J $_T$ ( $\Psi_{JT}$ ) yields a better estimation of actual junction temperature ( $T_J$ ) versus using the junction-to-case thermal resistance parameter Theta–J $_C$ ( $\theta_{JC}$ ). The reason for this is that $\theta_{JC}$ assumes that all the power is dissipated through the top surface of the package case. In actual applications, some of the power is dissipated through the bottom and sides of the package. $\Psi_{JT}$ takes into account power dissipated through the top, bottom, and sides of the package. The equation for calculating the device junction temperature is: $$T_J = T_T + P \times \Psi_{JT}$$ #### Where: - T<sub>J</sub> = Junction temperature at steady-state condition (°C) - T<sub>T</sub> = Package case top center temperature at steady-state condition (°C) - P = Device power dissipation (Watts) - Ψ<sub>.IT</sub> = Package thermal characteristics; no airflow (°C/W) #### 22.3 Environmental Characteristics For environmental characteristics data, see Table 24: "Environmental Ratings," on page 71. #### 23. Mechanical Information Figure 50. 141-Ball WLBGA Package Mechanical Information Figure 51. WLBGA Keep-Out Areas for PCB Layout—Bottom View Note: No top-layer metal is allowed in keep-out areas. # 24. Ordering Information | Part Number | Package | Description | Operating Ambient Temperature | |-------------|---------|---------------------------------------------------------|-------------------------------| | | | Dual-band 2.4 GHz and 5 GHz WLAN<br>+ BT 4.0 + FM | –30°C to +85°C | | | | Dual-band 2.4 GHz and 5 GHz WLAN<br>+ BT 4.0 + FM + BSP | –30°C to +85°C | # **Document History** Document Title: CYW43340 Single-Chip, Dual-Band (2.4 GHz/5 GHz) IEEE 802.11 a/b/g/n MAC/Baseband/Radio with Integrated Bluetooth 4.0 and FM Receiver Document Number: 002-14943 | Document Nur | | | Outroller 1 D f | December 121 | |--------------|-----|-----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Revision | ECN | Orig. of Change | Submission Date | Description of Change | | ** | - | - | 07/09/12 | 43340–DS100-R: • Initial Release | | *A | - | - | 12/21/12 | <ul> <li>43340–DS101-R:</li> <li>Updated:</li> <li>HCI high-speed UART: H4+ mode no longer supported.</li> <li>General Description on page 1.</li> <li>"IEEE 802.11x Key Features" on page 5: shared Bluetooth and 2.4 GHz WLAN signal path.</li> <li>Figure 11: "Startup Signaling Sequence," on page 54.</li> <li>"External Coexistence Interface" on page 80.</li> <li>Table 26: "WLBGA and WLCSP Signal Descriptions," on page 127.</li> <li>Table 27: "WLAN GPIO Functions and Strapping Options (Advance Information)," on page 140.</li> <li>Table 31: "I/O States," on page 145</li> <li>Table 32: "Absolute Maximum Ratings," on page 149.</li> <li>Table 36: "Bluetooth Receiver RF Specifications," on page 154.</li> <li>Table 53: "Typical WLAN Power Consumption," on page 185.</li> <li>Table 54: "Bluetooth and FM Current Consumption," on page 187.</li> </ul> | | *B | - | - | 04/22/13 | <ul> <li>43340–DS102-R:</li> <li>Updated:</li> <li>Figure 1: "Functional Block Diagram," on page 1.</li> <li>AES feature description on page 5.</li> <li>VBAT voltage range changed from 2.3–4.8V to 2.9–4.8V.</li> <li>Figure 4: "Typical Power Topology," on page 29.</li> <li>"Link Control Layer" on page 51: substates.</li> <li>Table 33: "Bluetooth Receiver RF Specifications," on page 131.</li> <li>Figure 52: "WLAN Port Locations (5 GHz)," on page 142.</li> <li>Table 34: "Bluetooth Transmitter RF Specifications," on page 135: Power control step.</li> <li>Table 36: "BLE RF Specifications," on page 136: Rx sense.</li> <li>Table 37: "FM Receiver Specifications," on page 137.</li> <li>Table 39: "WLAN 2.4 GHz Receiver Performance Specifications," on page 144.</li> <li>Table 40: "WLAN 2.4 GHz Transmitter Performance Specifications," on page 148.</li> <li>Table 42: "WLAN 5 GHz Transmitter Performance Specifications," on page 153.</li> <li>Table 50: "Typical WLAN Power Consumption," on page 162.</li> </ul> | | *C | | - | 08/30/13 | 43340–DS103-R: Removed 'Preliminary' from the document type. | | *D | - | - | 12/03/13 | 43340–DS104-R: Updated: Proprietary protocols in "Standards Compliance" on page 21. Table 24: "ESD Specifications," on page 102. Table 33: "WLAN 2.4 GHz Transmitter Performance Specifications," on page 124. Table 35: "WLAN 5 GHz Transmitter Performance Specifications," on page 129. | | *E | - | - | 02/14/14 | 43340–DS105-R: Updated: • Section 26: "Ordering Information," on page 194. | | grated Blueto | Document Title: CYW43340 Single-Chip, Dual-Band (2.4 GHz/5 GHz) IEEE 802.11 a/b/g/n MAC/Baseband/Radio with Integrated Bluetooth 4.0 and FM Receiver Document Number: 002-14943 | | | | | | |---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | *F | - | - | 03/04/14 | 43340-DS106-R: • Figure 38: "141-Bump CYW43340 WLBGA Ball Map (Bottom View)," on page 58 and Table 18: "WLBGA Signal Descriptions," on page 59: Updated signal names for No Connect, VDDC, VDDIO, VSS, VSSC, and WRF_PA5G_VBAT_GND3P3 pins. | | | | *G | - | - | 04/07/14 | 43340–DS107-R: Updated: • [43341]Figure 48: "NFC Boot-Up Sequence (Secure Patch Download) from Snooze," on page 117 • [43341]"NFC Operation Requirement" on page 119 • Table 28: "WLAN GPIO Functions and Strapping Options (Advance Information)," on page 144 • Title change (2.5 GHz to 2.4 GHz) for Figure 55 on page 169 | | | | *H | - | - | 07/07/14 | 43340–DS108-R: Updated: • Figure 65: "WLBGA Keep-Out Areas for PCB Layout — Bottom View," on page 177 | | | | * | - | - | 01/28/15 | 43340–DS109-R:<br>Updated:<br>• Table 18: "WLBGA Signal Descriptions," on page 59 | | | | *J | - | - | 09/10/15 | 43340–DS110-R:<br>Updated: • Table 32: "WLAN 2.4 GHz Receiver Performance Specifications," on page 85 | | | | *K | 5529544 | UTSV | 11/23/16 | Updated to Cypress template | | | # Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** ARM® Cortex® Microcontrollers Automotive Clocks & Buffers Interface Internet of Things Lighting & Power Control Memory Cypress.com/automotive cypress.com/clocks cypress.com/interface cypress.com/iot cypress.com/powerpsoc cypress.com/powerpsoc cypress.com/memory Memorycypress.com/memoryPSoCcypress.com/psocTouch Sensingcypress.com/touchUSB Controllerscypress.com/usbWireless/RFcypress.com/wireless #### PSoC<sup>®</sup>Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP #### **Cypress Developer Community** Forums | WICED IoT Forums | Projects | Video | Blogs | Training | Components #### **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2012-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, treadmarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.