## TMC6130 DATASHEET

## Cost-effective high-current BLDC motor driver with state-of-the-art feature set. Fastest settling time and built-in EEPROM for extensive configuration.

```
+
```


$+$

## Applications

Battery operated equipment Handcraft gear
Professional healthcare
Fail-safe applications
Low-torque control applications
BLDC sine wave applications
Positioning Actuators
Factory Automation
Pumps and Valves
CNC Machines

## Features and Benefits

Level Shifting: $\mu$ C PWM outputs / 6 or 3 ext. N-FET half-bridges
100\% PWM Operation
Low Offset, Low Drift, Fast Current Sense Amplifier with configurable input range
Operating Range VM $=[4.5,28] \mathrm{V}, 32 \mathrm{~V}$ abs. max
Fault Interrupt \& Feedback to microcontroller
Fastest settling time and minimum noise
Diagnostics: overcurrent, overtemperature, undervoltage
Configurable communication interface for diagnostics feedback
Drain-Source Voltage / Gate-Source Voltage external FET monitoring for short circuit protection
Sleep Mode with low quiescent current ( $<30 \mu \mathrm{~A}$ )
Compatible with 3 V and 5 V microcontrollers
Charge-Pump provides NFET reverse polarity drive
Small Size: QFN $5 \times 5 \mathrm{~mm}$ package, 32 pins

## DESCRIPTION

The TMC6130 is a high-current motor driver for compact and energy efficient BLDC solutions. It is designed to drive N -type FET 3 -phase motor control applications and contains all power and analog circuitry required for a high performance system. The built-in EEPROM allows extensive configurability without the need for external resistors and SPI interface programming. This reduces the pin count to only 32 . All output voltages are monitored and controlled. The device comprises a current shunt amplifier with a high gain bandwidth (GBW), offering a fast settling time with low noise. A combination of bootstrap and charge pump enables driving 6 (or 3) NFETs, with gate charges up to $400 \mathrm{nC/}$ NFET with a minimum of device self-heating. Further, the IC reset level below 4.5V allows also for low-voltage operation.

## Block Diagram



## APPLICATION EXAMPLES: HIGH POWER - FASTEST SETTLING TIME

The TMC6130 3-phase motor pre-driver scores with a very fast settling time, high reliability, and broad diagnostic and safety features. It can be used within a large operating range from battery systems on up to 24 V DC. This versatility covers a wide spectrum of applications and motor sizes, all while keeping costs down.

Several safe operating features are integrated, including diagnostics related to all output voltages, power on reset, and short circuit protection. Diagnostics feedback is communicated to the microcontroller via a bidirectional error interface. Finally, this BLDC driver chip features a low side shunt amplifier with large gain bandwidth (GBW), ideal for torque control applications requiring very fast settling time and minimum noise. Extensive support at the chip, board, and software levels enables rapid design cycles and fast time-to-market with competitive products.



Layout with MOSFET power module (B6-bridge)

## TMC6130 Evaluation Board

This evaluation board is a development platform for applications based on the TMC6130 three phase BLDC motor driver chip. Supply voltages are 4.5 ... 28 V DC (max. 32V). The board features an embedded microcontroller with USB and RS232 (TTL level) interfaces for communication. The board offers test points for all pins of the TMC6130.
For positioning, three digital hall sensors can be connected as well as an ABN encoder. Using the IOs, potentiometers and switches can be attached.
TRINAMICs TMCM-BLDC software tool (running under Windows) enables access to all functions of the TMC6130 from a PC.

## Order Codes

| Order code | Description | Size $\left[\mathrm{mm}^{2}\right.$ ] |
| :--- | :--- | :--- |
| TMC6130-LA | BLDC 3-phase driver, QFN32 | $5 \times 5$ |
| TMC6130-EVAL | Evaluation board for TMC6130. | $80 \times 115$ |

## Table of Contents

1 PRINCIPLES OF OPERATION .....  .4
1.1 Key Concepts .....  4
1.2 Application Circuits .....  5
2 PIN ASSIGNMENTS .....  8
2.1 Package Outline ..... 8
2.2 Signal Descriptions ..... 8
3 CURRENTS AND CURRENT CONTROL ..... 10
3.1 SUPPLY SYSTEMS ..... 10
$3.2100 \%$ PWM with Bootstrap. ..... 11
3.3 Current Consumption in Sleep Mode ..... 11
4 DIAGNOSTICS ..... 13
4.1 ERROR Interface. ..... 13
4.2 Hardware Protection ..... 15
5 EEPROM DEFAULT CONFIGURATION ..... 16
5.1 Basic Information for SPI Communication ..... 17
6 SENSE AMPLIFIER ..... 18
6.1 Sense Amplifier Current Ranges: Examples for 1m $\Omega$ Shunt. ..... 19
7 FET DRIVER IMPLEMENTATION ..... 20
7.1 Normal Operation ..... 20
7.2 FET DRIVER DURING Sleep Mode ..... 20
8 ABSOLUTE MAXIMUM RATINGS ..... 21
9 GENERAL ELECTRICAL SPECIFICATIONS ..... 22
9.1 Operational Range (unless otherwise specified) ..... 22
10 PACKAGE MECHANICAL DATA ..... 29
10.1 QFN32 Dimensional Drawings ..... 29
10.2 Package Code. ..... 29
11 DISCLAIMER ..... 30
12 ESD SENSITIVE DEVICE ..... 30
13 TABLE OF FIGURES ..... 31
14 REVISION HISTORY ..... 32
15 REFERENCES ..... 32

## 1 Principles of Operation



Figure 1.1 Block diagram and principle operation circuit

### 1.1 Key Concepts

The TMC6130 BLDC motor pre-driver implements advanced features which contribute toward energy efficiency, high precision, high reliability, smooth motion, and cool operation in industrial BLDC motor applications.

## Configuration

## Interfacing

$\begin{aligned} & \text { Fast Settling Time } \text { The TMC6130 offers an extremely short settling time. The shunt amplifier has a } \\ & \text { high gain bandwidth (GBW) to reach a fast settling time with minimum noise. }\end{aligned}$
$\begin{array}{ll}\text { Fast Settling Time } & \text { The TMC6130 offers an extremely short settling time. The shunt amplifier ha } \\ & \text { high gain bandwidth (GBW) to reach a fast settling time with minimum noise. }\end{array}$
Voltage The TMC6130 can be used within the range of 4.5 V to 28 V DC.
Boost Current
All configurations are done. The TMC6130 is equipped with a programmed EEPROM in order to simplify the design-in. In almost all cases the default values will fit. Nevertheless, special configurations are possible, if necessary. The TMC6130 communicates with the microcontroller using the ERROR input/output for diagnostic feedback. During stand still, the SPI interface on the pre-driver can be used for configuration purposes. Further, it is possible to communicate via bit banging.

For quick motor reaction on a target setting, a higher boost current can be used.

Sleep Mode This way, the time interval for acceleration and deceleration can be shortened.

IRINAMIC mot drivers aso offer safeauards to detectlorotect from shorted outouts, overtemperat
TRINAMIC motor drivers also offer safeguards to detect/protect from shorted outputs, overtemperature, overvoltage, and undervoltage conditions.

### 1.2 Application Circuits



Figure 1.2 Application example for +12V DC


Figure 1.3 Application example for +24V DC

### 1.2.1 Ground Connections



Figure 1.4 Ground connections

### 1.2.2 Pin Internal Connections

## SUPPLY CONNECTIONS



Figure 1.5 Supply connectinons

## Gate Driver Connections



Figure 1.6 Gate driver connections

## Digital IO Connections



Figure 1.7 Digital IO connections

## Amplifier Connections



Figure 1.8 Amplifier connections

## 2 Pin Assignments

### 2.1 Package Outline



Figure 2.1 TMC6130 pin assignments

### 2.2 Signal Descriptions

| Name | Number | Type | Function |
| :--- | :--- | :--- | :--- |
| RS + | 1 | Analog | Current sensor input (positive) |
| CURRENT | 2 | Analog | Current sensor output; diagnostic output in case of fault |
| BL1 | 3 | Digital | PWM input for low-side bridge n-FET1 |
| BL2 | 4 | Digital | PWM input for low-side bridge n-FET2 |
| BL3 | 5 | Digital | PWM input for low-side bridge n-FET3 |
| ERROR | 6 | IO | Diagnostic feedback IO |
| ENABLE | 7 | IO | Enable input |
| BM2 | 8 | Phase | Motor phase 2 |
| HS2 | 9 | Output | PWM output to high-side n-FET2 gate |
| VCP2 | 10 | Supply | Charge pump supply for high-side n-FET2 |
| BM1 | 11 | Phase | Motor phase 1 |
| HS1 | 12 | Output | PWM output to high side n-FET1 gate |
| VCP1 | 13 | Supply | Charge pump supply for high-side n-FET1 |
| BM3 | 14 | Phase | Motor phase 3 |
| HS3 | 15 | Output | PWM output to high side n-FET3 gate |
| VCP3 | 16 | Supply | Charge pump supply for high-side n-FET3 |
| VCP | 17 | Analog | Charge pump generated supply, unregulated |
| VCP_REG | 18 | Analog | Regulated output from charge pump to drive n-FET gates |
| LS2 | 19 | Output | PWM output to low-side n-FET2 gate |
| LS3 | 20 | Output | PWM output to low-side n-FET3 gate |
| LS1 | 21 | Output | PWM output to low-side n-FET1 gate |
| GNDP | 22 | Ground | Driver ground |
| VCP_SW | 23 | Analog | Output of charge pump to boost low battery |


| Name | Number | Type | Function |
| :--- | :--- | :--- | :--- |
| VM | 24 | Supply | Power supply input |
| VMON | 25 | Input | Supply for 3 high-side n-FETs to monitor drain source voltage V ${ }_{\text {DS }}$ |
| GNDA | 26 | Ground | Analog ground |
| BH2 | 27 | Digital | PWM input for high-side n-FET2 |
| BH1 | 28 | Digital | PWM input for high-side n-FET1 |
| BH3 | 29 | Digital | PWM input for high-side n-FET3 |
| VCC | 30 | Supply | The input voltage on VCC is used to drive the digital IO's, and is <br> used to supply the shunt amplifier. <br> Sleep mode control: VCC $=0$ OV puts the pre-driver in sleep mode. |
| VREF | 31 | Analog | Reference voltage input for current sense |
| RS- | 32 | Analog | Current sensor input (negative) |

Table 2.1 Pin definitions and descriptions

## 3 Currents and Current Control

### 3.1 Supply Systems

The current for operation of the system is supplied via $\mathrm{V}_{\mathrm{M}}$ and $\mathrm{V}_{\mathrm{cc}} . \mathrm{V}_{\mathrm{cc}}$ supplies the IO s, and the amplifier. In case $\mathrm{V}_{c C}$ is supplied with a limited output impedance (for instance from a microcontroller IO), the performance of the amplifier may be affected. $\mathrm{V}_{\mathrm{M}}$ supplies the internal operation and the charge pump.

There are two possibilities to connect the boost current capacitor to the TMC6130. For charge pump mode 0 (default setting), connect it to VCP as shown in Figure 3.1.


Charge Pump Mode $=0$


Charge Pump Mode $=1$

Figure 3.1 Power supply systems: CPMODE = 0 and CPMODE = 1

## Standard Operation: Charge Pump Mode = 0

The standard operation of the charge pump is to ensure sufficient gate voltage to the bootstrap capacitors in case of low voltage conditions. $\mathrm{V}_{\text {Boost }}$ is regulated compared to GND level. The charge pump will not be switching when $V_{M}>V_{R E G}+2 * V_{F}$ with $V_{F}=$ forward voltage of charge pump diodes.

Charge Pump Mode = 1 (has to be programmed and stored in EEPROM via SPI)
Alternatively, the charge pump can regulate $\mathrm{V}_{\text {воо八т }}$ compared to $\mathrm{V}_{\mathrm{M}}$. In this case the $\mathrm{C}_{\text {вооst }}$ capacitor should be connected to $\mathrm{V}_{\mathrm{M}}$ to ensure any supply variations are coupled to the $\mathrm{V}_{\text {Boost }}$ level. The disadvantage is an additional amount of dissipation inside the pre-driver to regulate $\mathrm{V}_{\text {REG }}$.

The default configuration is stored in the integrated EEPROM. In case CPMODE1 is desired, it is necessary to change EEPROM configuration bits (using the SPI interface or via bit banging).

### 3.2 100\% PWM with Bootstrap

A current is drawn from the VCP_SW pin to the phase pins. This current will discharge the gate voltage on top of any external pull down gate resistance.

| CALCULATION EXAMPLE 1 |  |  |
| :--- | :---: | :---: |
| Parameter | Value | Unit |
| bootstrap | 330 | nF |
| VCP_reg | 12 | V |
| Qbootstr | 3960 | nC |
| QFET | 200 | nC |
| VGS_initial | 11.4 | V |
| Rcp_leak | 0.75 | $\mathrm{M} \Omega$ |
| Leakage | 15 | $\mathrm{\mu A}$ |
| On time | 60 | ms |
| Qleak | 914 | nC |
| VGS_end | 9.4 | V |
| VGS_drop | 2.06 | V |


| CALCULATION EXAMPLE $\mathbf{2}$ |  |  |
| :--- | :---: | :---: |
| Parameter | Value | Unit |
| bootstrap | 100 | nF |
| VCP_reg | 12 | V |
| Qbootstr | 1200 | nC |
| QFET | 120 | nC |
| VGS_initial | 10.9 | V |
|  |  |  |
| Leakage | 15 | $\mathrm{\mu A}$ |
| On time | 10 | ms |
| Qleak | 152 | nC |
| VGS_end | 9.8 | V |
| VGS_drop | 1.13 | V |

This gate leakage will limit the maximum state time during which $100 \%$ PWM can be applied.

### 3.3 Current Consumption in Sleep Mode

Sleep mode is activated when the supply input $\mathrm{V}_{\text {cc }}$ is pulled below $\mathrm{V}_{\text {cC_SLEEP }}$ level. In sleep mode, the current consumption is reduced to $\mathrm{I} \mathrm{S}_{\text {sleep. }}$.

| Pin | Current consumption in Sleep Mode | Input/Output |
| :--- | :--- | :--- |
| BHx <br> BLx <br> ENABLE <br> VREF <br> ERROR | Input pins, supplied from VCC | GND |
| CURRENT | Supplied from VCC | GND |
| VCP_REG | Supply regulator disabled | GND |
| VCP | Externally connected to supply. | -VBAT |
| VCP_SW | Charge pump disabled. | GND |
| VCPx | Any charge that remains after VCP_REG is disabled will leak to <br> ground. | GND |
| HSx <br> BMx | VM > 4.5V <br> In sleep mode, gate-discharge-resistors (R <br> SGD |  |
| BMx are activated. between HSx and |  |  | GND | LSx |
| :--- |
| VM > 4.5V <br> In sleep mode, gate-discharge-resistors (R sGD ) between LSx and <br> DGND are activated. |

## Attention !

In case input pins are externally pulled high while VCC is low, current will flow into VCC via internal protection diodes. This condition is not allowed!
When VCC is pulled low, also ERROR will go low. This should not be interpreted as a diagnostic interrupt.

## States in Sleep Mode

| Name | Number | Type | State in Sleep Mode |
| :---: | :---: | :---: | :---: |
| RS+ | 1 | Analog | GND |
| CUR | 2 | Analog | GND (tied to VCC) |
| BL1 | 3 | Digital | GND (tied to VCC) |
| BL2 | 4 | Digital | GND (tied to VCC) |
| BL3 | 5 | Digital | GND (tied to VCC) |
| ERROR | 6 | IO | GND (tied to VCC) |
| ENABLE | 7 | IO | GND (tied to VCC) |
| BM2 | 8 | Phase | Connected via diode to GATE2 |
| HS2 | 9 | Output | Internal pull down ( $\mathrm{R}_{\text {SGD }}$ ) to GND |
| VCP2 | 10 | Supply | Any present charge leaks to GND |
| BM1 | 11 | Phase | Connected via Diode to GATE1 |
| HS1 | 12 | Output | Internal pull down ( $\mathrm{R}_{\text {SGD }}$ ) to GND |
| VCP1 | 13 | Supply | Any present charge leaks to GND |
| BM3 | 14 | Phase | Connected via Diode to GATE3 |
| HS3 | 15 | Output | Internal pull down ( $\mathrm{R}_{\text {SGD }}$ ) to GND |
| VCP3 | 16 | Supply | Any present charge leaks to GND |
| VCP | 17 | Analog | Connected via charge pump diodes to $\mathrm{V}_{\text {BAT }}$ |
| VCP_REG | 18 | Analog | GND |
| LS2 | 19 | Output | Internal pull down ( $\mathrm{R}_{\text {SGD }}$ ) to GND |
| LS3 | 20 | Output | Internal pull down ( $\mathrm{R}_{\text {SGD }}$ ) to GND |
| LS1 | 21 | Output | Internal pull down ( $\mathrm{RGGD}^{\text {}}$ ) to GND |
| GNDP | 22 | Ground | Driver ground |
| VCP_SW | 23 | Analog | GND |
| VM | 24 | Supply | Power supply input |
| VMON | 25 | Input | Connected to supply |
| GNDA | 26 | Ground | Analog ground |
| BH2 | 27 | Digital | GND (tied to VCC) |
| BH1 | 28 | Digital | GND (tied to VCC) |
| BH3 | 29 | Digital | GND (tied to VCC) |
| VCC | 30 | Supply | Externally pulled low |
| VREF | 31 | Analog | GND |
| RS- | 32 | Analog | GND |

## 4 Diagnostics

### 4.1 ERROR Interface

ERROR is a serial interface that feeds back detailed diagnostics information to the microcontroller. Two modes for supplying diagnostic feedback can be used (configured in EEPROM). The default configuration for the TMC6130 is PWM_SPEED $=1$.

```
PWM_SPEED = 0 Slow response diagnostic mode
    PWM period T TRROR }\approx64\mus\mathrm{ for frequency FERROR_s
PWM_SPEED = 1 Fast response diagnostic mode
    PWM period T TRROR }\approx10\mus\mathrm{ for frequency FERROR_
```

In these modes detailed diagnostic information is provided in the form of a PWM duty cycle. Each error corresponds to one duty cycle. The duty cycle is transmitted until the microcontroller acknowledges the reception of the duty cycle. The microcontroller acknowledges by pulling the ERROR line low for a period $t_{\text {ACK }}>t_{\text {ERROR }}$.


1 MCU pulls ERROR low.
2 TMC6130 detects acknowledge on falling edge.
3 MCU releases ERROR line.

Figure 4.1 ERROR handshake protocol
At each falling edge the TMC6130 checks the actual voltage on the ERROR line to detect an acknowledgement. When an acknowledgement is detected the duty cycle value is changed to the corresponding duty cycle value of the highest priority next error that has not yet been transmitted. This sequence of capturing duty cycle and acknowledging continues until the end of the frame (EOF) duty cycle has been received. By acknowledging the EOF duty cycle all error latches are reset and the ERROR line goes high again until a new error occurs.

## ATTENTION

- It is possible that a lower priority error is transmitted before a higher priority error because the higher priority error occurred after the start of transmission of the lower priority error.
- When $V_{\text {cc }}$ is pulled low to put the TMC6130 into sleep mode, ERROR will go low as well. As soon as $V_{\text {cc }}$ goes high, ERROR will go high as well and remains high: no EOF is required in this case.
- As long as the regulated voltages on VCP and VCP_REG have not been achieved, ERROR may immediately start to go in diagnostic mode. This implies the microcontroller has to acknowledge these errors until the undervoltage conditions have been resolved. As soon as ERROR no longer enters diagnostic mode, the pre-driver is ready for operation.


## Acknowledge on ERROR

For the CPU to acknowledge ERROR it should be able to keep the line low while ERROR is pulling the line high.


Figure 4.2 ERROR output

## Overview diagnostic errors

| Priority | Input Error <br> Code | Duty Cycle <br> [\%] | Debounce <br> Time | Description |
| :--- | :--- | :--- | :--- | :--- |
| 16 | ERROR_EOF | 93.5 | n/a | End of frame |
| 9 | EEP_ERR | 55 | n/a | EEPROM DED error |
| 8 | VCC_UV | 49.5 | $8 \mu \mathrm{~s}$ | VCC undervoltage |
| 7 | VM_OV | 44 | $2 \mu \mathrm{~s}$ | VM overvoltage. <br> This event cannot be masked! |
| 6 | VM_UV | 38.5 | $8 \mu \mathrm{~s}$ | VM undervoltage |
| 5 | OVT | 33 | $2 \mu \mathrm{~s}$ | Overtemperature |
| 4 | VCP_REG_UV | 27.5 | $16 \mu \mathrm{~s}$ | VCP_REG undervoltage |
| 3 | VGS_UV | 22 | $2 \mu \mathrm{~s}$ | Gate-source undervoltage <br> This event can be masked by setting <br> VGS_UV_COMP_EN=0 |
| 2 | VCP_UV | 16.5 | $16 \mu \mathrm{~s}$ | VCP undervoltage |
| 1 | VCP_REG_OV | 11 | $2 \mu \mathrm{~s}$ | Voltage regulator overvoltage <br> This event can be masked by setting <br> VREG_OV_BF_EN=0 |
| 0 | VDS_ERR | 5.5 | Drain-source voltage Error = VDS_T1 \|| VDS_T2 || <br> VDS_T3 \|| VDS_B1 I| VDS_B2 || VDS_B3 <br> Can be Masked by VDS_COMP_EN. <br> To avoid erroneous triggering due to switching <br> there is a programmable blanking time on top <br> of the debounce time: VDS_BLANKTIME[1:0]. |  |

## Notes

In case of multiple errors at the same time, priority is defined: 0 is highest priority, 16 is lowest priority.

- Duty cycle is transmitting with 5 bits resolution.
- Since the rise and fall times are matched, the resulting error is depending on the input comparator level of the microcontroller. If the comparator level is at VCC/2, there is no error. In any other case there is a systematic error which can be taken into account.


### 4.2 Hardware Protection

Hardware protection refers to the capability of the microcontroller to turn off the TMC6130 pre-driver without intervention in case of error condition. All gate voltages have to be pulled low to Z-state. An overvoltage condition on VM will always switch off the pre-driver, in order to protect it. This safety feature cannot be masked.

### 4.2.1 VDS Overvoltage

The reaction of the pre-driver on VDS (drain source voltage) overvoltage events can be configured in EEPROM with bridge feedback (BF) bits.
Per default configuration, VDS_COMP_EN and VDS_BF_EN are set to 1 . Thus, in case of VDS overvoltage, ERROR reports error and the pre-driver is enabled.
For any other EEPROM configuration it is necessary to use the SPI interface or to communicate with the microcontroller via bit banging. Note, that in most cases it is not necessary to change EEPROM settings. Therefore, information about programming the EEPROM via SPI is subject of an application note and not mentioned here.

| VDS_COMP_EN | VDS_BF_EN | Reaction |
| :---: | :---: | :--- |
| 0 | - | Any possible drain source (VDS) overvoltage events are <br> neglected: no reaction on ERROR line. Pre-driver remains active. |
| 1 | 0 | ERROR reports error and pre-driver remains active. |
| 1 | 1 | ERROR reports error and pre-driver is disabled. |

### 4.2.2 VCP_REG Overvoltage

The reaction of the pre-driver on VCP_REG overvoltage events can be configured in EEPROM with bridge feedback (BF) bits.
The default configuration is VCP_REG_OV_BF_EN = 1. Thus, ERROR reports error and bridge driver is set in tri-state if the error flag $V C P_{-} \bar{R}^{2} E G_{-} O V$ is set.
For any other EEPROM configuration it is necessary to use the SPI interface or to communicate with the microcontroller via bit banging. Note, that in most cases it is not necessary to change EEPROM settings. Therefore, information about programming the EEPROM via SPI is subject of an application note and not mentioned here.

| VCP_REG_OV_BF_EN | Reaction |
| :---: | :--- |
| 0 | ERROR reports error. |
| 1 | ERROR reports error. |
|  | VCP_REG overvoltage bridge feedback is enabled: <br> $1: \quad$ When error flag VCP_REG_OV = $\rightarrow$ bridge driver is set in tri-state. <br> 0 <br>  <br>  <br>  <br> setting can be used to mask VCP_REG_OV event. |

### 4.2.3 Pre-driver Output State Summary

The table below shows all conditions due to which the pre-driver may be disabled.

| Pre-driver disabled (Z-state) | Pre-driver released again |
| :--- | :--- |
| As soon as an error condition appears for which  <br> the hardware protection is activated. As soon as the end of frame EOF has been <br> VM_OV acknowledged. <br> VDS  <br> VCP_REG_OV  <br> As soon as VCC is low. As soon as VCC is high. <br> As soon as ENABLE is low. As soon as ENABLE is high. l |  |

## 5 EEPROM Default Configuration

A good pre-driver configuration is already done by TRINAMIC. The EEPROM features single error correction and double error detection.

## EEPROM PROGRAMMING

The EEPROM data can be programmed by the microcontroller via an SPI interface. In most cases it is not necessary to change EEPROM settings. Therefore, information about programming the EEPROM via SPI is subject of an application note and not mentioned here.

## Memory Map

| SPI <br> Address [2:0] | ED7 | ED6 | ED5 | ED4 | ED3 | ED2 | ED1 | EDO |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. |
| 1 | Res. | Res. | Res. | Res. | Res. | Res. | Res. | Res. |
| 2 | DEAD_TIME[2:0] |  |  | VDSMON[2:0] |  |  | CPMODE | Res. |
| 3 | VDS_BLANK_TIME[1:0] |  | PWM_SPEED | Res. | CUR_GAIN[2:0] |  |  | Res. |
| 4 | $\begin{gathered} \text { VREG_OV_B } \\ \text { F_EN } \end{gathered}$ | $\begin{aligned} & \text { VDS_ } \\ & \text { BF_EN } \end{aligned}$ | $\begin{gathered} \hline \text { VDS_ } \\ \text { COMP_EN } \end{gathered}$ | $\begin{gathered} \text { VGS_UV_CO } \\ \text { MP_EN } \end{gathered}$ | 0 | EN_CP | Res. | Res. |
| 5 | SPI_EN | 1 | Res. | Res. | Res. | Res. | Res. | Res. |

## EEPROM Bits

| Bit name | Description | Default |
| :---: | :---: | :---: |
| Driver Configuration |  |  |
| DEAD_TIME[2:0] | Defines the DEAD TIME between the HS FET and LS FET of the same phase. Default value: $1.0 \mu \mathrm{~s}$. | 011 |
| VDSMON[2:0] | Defines the detection threshold level of the Vds monitoring. Default value: 2V. | 111 |
| $\begin{aligned} & \text { VDS_BLANK_TIME } \\ & \text { [1:0] } \end{aligned}$ | Defines the duration of the Vds monitor blanking time after the ontransition of the FET. Default value: $3.0 \mu \mathrm{~s}$ | 10 |
| CUR_GAIN[2:0] | Defines the gain of the current sense amplifier. Default value: *17.2 | 011 |
| CPMODE | 0 : VBOOST voltage is regulated relative to ground <br> 1: VBOOST voltage is regulated relative to VSUP. | 0 |
| IC Configuration |  |  |
| SPI_EN | When set, the SPI block is enabled. <br> When reset, no SPI possible. <br> In SPI mode this value can only be programmed from 1 to 0 , not from 0 to 1. | 1 |
| VCP_REG_OV_BF_EN | VCP_REG Overvoltage bridge feedback enable <br> 1: When VCP_REG_OV $=1 \rightarrow$ Bridge driver is SET in tri-state <br> 0 : When VCP_REG_OV $=1 \rightarrow$ No effect on Bridge driver. | 1 |
| VDS_BF_EN | VDS bridge feedback enable <br> 1: When VDS_ERR $=1 \rightarrow$ Bridge driver is SET in tri-state. <br> 0 : When VDS_ERR $=1 \rightarrow$ No effect on Bridge driver. | 1 |
| VDS_COMP_EN | 1: VDS comparator enabled <br> 0 : VDS comparator disabled | 1 |
| VGS_UV_COMP_EN | 1: gate-source undervoltage comparator enabled <br> 0 : gate-source undervoltage comparator disabled | 0 |
| PWM_SPEED | 1: $\mathrm{PWM}=\mathrm{F}_{\text {ERROR_F }}$ <br> $0:$ PWM $=$ FERROR_s $\quad($ ERROR PWM frequency slow $\approx 12.5 \mathrm{KHz}$.) | 1 |
| EN_CP | 1: boost charge pump enabled 0: boost charge pump disabled | 0 |
| OUT_RESERVE_RG | Undefined | 0 |

### 5.1 Basic Information for SPI Communication

To communicate with the TMC6130 via SPI the motor has to be in standstill because of pin sharing. When the chip is in SPI mode the EEPROM is programmable and readable via the SPI port.

The TMC6130 switches from normal mode to SPI mode if the following conditions are met:

- $\quad \mathrm{EN}=0$
- ERROR:
- Any pending errors have been acknowledged
- All BHx = high
- All BLx = low
- A Low Level pulse is applied on ERROR between $256 \mu \mathrm{~s}$ ( 2048 Tclk) and $512 \mu \mathrm{~s}$ ( 4096 Tclk ) )

The chip returns from SPI mode to normal mode when

- $\quad \mathrm{EN}=1$.

This means that any ongoing EEPROM writes will be completed and the EEPROM state machine will copy all EEPROM contents into registers. Then the chip will return to normal mode. During this time the ERROR pin will be kept low.

When the TMC6130 comes out of power ON reset, after leaving SPI mode and returning to normal mode, the pre-driver will be blocked until the data have been copied to the registers. This assures that all chip parameters are set correctly.

It only makes sense for the CPU to call for SPI if all errors are clear and acknowledged.

## 6 Sense Amplifier

The sense amplifier offers very low input offset, and very fast settling times. The input range can be adjusted by applying a suitable voltage on the VREF pin, typically as a resistor divider on VCC. For the definition of VREF, the input offset, the current range, and the linear output range of the CURRENT pin should all be taken into account.

Input signal:

$$
V_{I N}=V_{I S P}-V_{I S N}
$$

Max. input offset: $\quad V_{\text {Offset_Max }}=\mathrm{V}_{\text {IS_I__MAX }}+\mathrm{T}_{\text {RANGE }} * \mathrm{~V}_{\text {IS_I__tdRift }}$
$T_{\text {RANGE }}=$ over the full temperature range
$\mathrm{V}_{\text {ISENSE }}=\left(\mathrm{V}_{\text {IN }}+/-\mathrm{V}_{\text {OfFSET }}\right) * \mathrm{IS}_{\text {GAIN }}+\mathrm{V}_{\text {ReF }}$ has to be in the range $\left[\mathrm{V}_{\text {ISENSE_MIN, }} \mathrm{V}_{\text {ISENSE_MAX }}\right]$
$I_{\text {MIN }}=\left[\left(\mathrm{V}_{\text {ISENSE_MIN }}-\mathrm{V}_{\text {REF }}\right) / \mathrm{IS}_{\text {Gain }}+\mathrm{V}_{\text {OffSET }}\right] / R_{\text {Shunt }}$
$I_{\text {MAX }}=\left[\left(V_{\text {ISENSE_MAX }}-V_{\text {REF }}\right) / I_{\text {GAIN }}-V_{\text {OFFSET }}\right] / R_{\text {SHUNT }}$

| Symbol | Parameter |
| :--- | :--- |
| $\mathrm{V}_{\text {IS_IO }}$ | Input offset voltage |
| $\mathrm{V}_{\text {IS_I_TDRIIT }}$ | Input offset voltage thermal drift |
| $\mathrm{IS}_{\text {GAIN }}$ | Closed loop gain |
| $\mathrm{V}_{\text {ISENSEMIN }}$ | $\mathrm{I}_{\text {SENSE }}$ output voltage range low |
| $\mathrm{V}_{\text {ISENSE_MAX }}$ | $\mathrm{I}_{\text {SENSE }}$ output voltage range high |
| $\mathrm{V}_{\text {REF }}$ | Reference voltage input |

The table below shows the current input range for two resistive divider settings on $\mathrm{V}_{\text {REF }}$.

1. $V_{\text {REF }}=V C C / 2$ for a symmetrical input range
2. $\mathrm{V}_{\text {REF }}=\mathrm{VCC} / 18$ for a maximum current level, whilst ensuring it is possible to measure the input offset before starting the motor ( $\mathrm{I}_{\text {SENSE_MIN }}>0 \mathrm{~A}$ ).

For ease of calculation a max temperature offset drift of 1 mV was added to the 5 mV offset. From this follows that the maximum input offset is 6 mV .

| VCC | $\mathbf{3 . 3}$ | $\mathbf{3 . 3}$ | $\mathbf{3 ( * *})$ | $\mathbf{3 ( * *})$ | $\mathbf{5}$ | $\mathbf{5}$ | $\mathbf{4 . 5 ( * * )}$ | $\mathbf{4 . 5 ( * * )}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Visensemin | 0.02 | 0.02 | 0.02 | 0.02 | 0.02 | 0.02 | 0.02 | 0.02 |
| Visensemax | 3.28 | 3.28 | 2.98 | 2.98 | 4.98 | 4.98 | 4.48 | 4.48 |
| div | $\mathbf{2}$ | $\mathbf{1 8}$ | $\mathbf{2}$ | $\mathbf{1 8}$ | $\mathbf{2}$ | $\mathbf{1 8}$ | $\mathbf{2}$ | $\mathbf{1 8}$ |
| VREF | 1.65 | 0.18 | 1.50 | 0.17 | 2.50 | 0.28 | 2.25 | 0.25 |
| Voffset | 0.006 |  |  |  |  |  |  |  |

### 6.1 Sense Amplifier Current Ranges: Examples for $1 \mathrm{M} \Omega$ Shunt

$I_{\text {sense_min }}$

| Gain | DIV2 | DIV18 | DIV2 | DIV18 | DIV2 | DIV18 | DIV2 | DIV18 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 8 | -198 | -14.4 | -179 | -12 | -304 | -26.2 | -273 | -23 |
| 10.3 | -152 | -9.9 | -138 | -8 | -235 | -19.0 | -211 | -16 |
| 13.3 | -117 | -6.3 | -105 | -5 | -180 | -13.4 | -162 | -11 |
| 17.2 | -89 | -3.5 | -80 | -3 | -138 | -9.0 | -124 | -7 |
| 22.2 | -67 | -1.4 | -61 | -0.6 | -106 | -5.6 | -94 | -4 |
| 28.7 | -51 | 0.3(*) | -46 | 0.9(*) | -80 | -3.0 | -72 | -2 |
| 37.0 | -38 | 1.6(*) | -34 | 2.0(*) | -61 | -1.0 | -54 | 0 |
| 47.8 | -28 | 2.6(*) | -25 | 3(*) | -46 | 0.6 | -41 | 1 |

- (*) Applying a GAIN of 28.7 or higher with DIV 18 for 3.3 V does not allow the measure the input offset
- (**) examples taking a $10 \%$ supply variation into account.
$I_{\text {SENSE_MAX }}$

| Gain | DIV2 | DIV18 | DIV2 | DIV18 | DIV2 | DIV18 | DIV2 | DIV18 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{8}$ | 198 | 381 | 179 | 346 | 304 | 582 | 273 | 523 |
| $\mathbf{1 0 . 3}$ | 152 | 295 | 138 | 267 | 235 | 451 | 211 | 405 |
| $\mathbf{1 3 . 3}$ | 117 | 227 | 105 | 206 | 180 | 348 | 162 | 312 |
| $\mathbf{1 7 . 2}$ | 89 | 174 | 80 | 158 | 138 | 267 | 124 | 240 |
| $\mathbf{2 2 . 2}$ | 67 | 133 | 61 | 121 | 106 | 206 | 94 | 185 |
| $\mathbf{2 8 . 7}$ | 51 | 102 | 46 | 92 | 80 | 158 | 72 | 141 |
| 37.0 | 38 | 78 | 34 | 70 | 61 | 121 | 54 | 108 |
| 47.8 | 28 | 59 | 25 | 53 | 46 | 92 | 41 | 82 |

## 7 FET Driver Implementation

### 7.1 Normal Operation

The top side FET drivers are bootstrapped drivers. Each of the six external FET transistors which have to be connected can be controlled directly via six digital inputs.

The six external FET transistors (or three half bridges) can also be controlled using only three digital input signals. Therefore, proceed as follows:

- Connect the BHx to VCC.
- Control the 3 phases via the BLx inputs. In this mode of operation, the TMC6130 will automatically generate the programmed dead times.

The drain source voltage VDS as well as the gate voltage VGS are monitored to ensure fail safe operation. The FET gate outputs are all pulled low by pulling ENABLE low.

### 7.2 FET Driver during Sleep Mode

In sleep mode, a gate discharge resistance ( $R_{S G D}-1 K \Omega$ ) is activated. This ensures that the FET gates remain fully in OFF state. It is the responsibility of the microcontroller to ensure all gate voltages are low, for instance by setting the ENABLE input low, prior to switching to sleep mode.


Figure 7.1 Fet driver during sleep mode: BMx is kept low with HSx through the internal body diode of the TMC6130.

## 8 Absolute Maximum Ratings

The maximum ratings may not be exceeded under any circumstances. Operating the circuit at or near more than one maximum rating at a time for extended periods shall be avoided by application design. All voltages are referenced to ground (GND). Positive currents flow into the IC. The absolute maximum ratings given in the table below are limiting values that do not lead to a permanent damage of the device but exceeding any of these limits may do so. Long term exposure to limiting values may affect the reliability of the device. Reliable operation of the IC is only specified within the limits shown in the table.

| Parameter | Symbol | Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage |  | t < 200ms *1) | -0.5 | 45 | V |
|  | $\mathrm{V}_{\text {MON }}$ | permanent (functional) | -0.5 | 28 | V |
| Voltage on analogue LV | $\mathrm{V}_{\text {AN_LV }}$ |  | -0.5 | VCC+0.5 | V |
| Digital output voltage | Vout_dig |  | -0.5 | VCC+0.5 | V |
| Digital input voltage | $\mathrm{V}_{\text {IN_dig }}$ |  | -0.5 | VCC+0.5 | V |
| Digital input current | IIN_dig |  | -10 | 10 | mA |
| Input voltage on $\mathrm{BM} x$ pins | $\mathrm{V}_{\text {IN_BM }}$ |  | -2 | 45 | V |
| Maximum latch-up free current at any pin | $\mathrm{I}_{\text {LATCH }}$ | according JEDEC JESD78, AEC-Q100-004 | -100 | 100 | mA |
| ESD capability of any other pin | ESD | human body model *2) | -2 | +2 | kV |
| Storage temperature | $\mathrm{t}_{\text {STG }}$ |  | -55 | 150 | ${ }^{\circ} \mathrm{C}$ |
| Junction temperature | t | *3) | -40 | 150 | ${ }^{\circ} \mathrm{C}$ |
| Thermal resistance package | $\mathrm{R}_{\text {TH/A }}$ | in free air on multilayer pcb (JEDEC 1s2p) | (37) to be confirmed | K/W |  |
|  | $\mathrm{R}_{\text {THJC }}$ | referring to center of exposed pad | (10) <br> to be <br> confirmed | K/W |  |

## Notes

*1) Only during load dump pulse.
${ }^{* 2)}$ Equivalent to discharging a 100 pF capacitor through a $1.5 \mathrm{k} \Omega$ resistor conform to MIL STD 883 method 3015.7
${ }^{* 3)}$ For applications with $t_{\jmath}>125 C$ : the extended temperature range is only allowed for a limited period of time. The application mission profile has to be agreed by TRINAMIC. Some analogue parameters may drift out of limits, but chip function is guaranteed.

## 9 General Electrical Specifications

### 9.1 Operational Range (unless otherwise specified)

| Parameter | Symbol | Min | Max | Unit |
| :--- | :--- | :---: | :---: | :---: |
| Application temperature | $\mathrm{t}_{A}$ | -40 | 125 | ${ }^{\circ} \mathrm{C}$ |
| Supply voltage TMC6130 | $\mathrm{V}_{\mathrm{M}}$ | 7 | 18 | V |
| $\mathrm{~V}_{C C}$ logic supply input voltage | $\mathrm{V}_{C C}$ | 3 | 5.5 | V |


| BATTERY SUPPLY |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | Test Conditions | Min | Typ | Max | Units |
| Supply voltage | $\mathrm{V}_{\mathrm{M}}$ |  | 7 |  | 18 | V |
| Supply voltage extended range low | $\mathrm{V}_{\text {M_ERL }}$ | Functional with relaxed specification. | 4.5 |  | 7 | V |
| Supply voltage extended range high | $\mathrm{V}_{\text {M_ERH }}$ | Functional with relaxed specification. | 18 |  | 28 | V |
| Quiescent current drawn from VM | $\mathrm{I}_{\text {MSLEEP }}$ | $\mathrm{V}_{\text {cl }}=$ low |  |  | 30 | $\mu \mathrm{A}$ |
| Operating current drawn from VM | $\mathrm{IM}_{\text {_INT }}$ | Pre-driver operation without charge pump operation (EN_CP=0). |  |  | 1 | mA |
| Battery overvoltage threshold high | $\mathrm{V}_{\text {M_OUH }}$ | Warning on ERROR. |  |  | 35 | V |
| Battery overvoltage threshold low | $\mathrm{V}_{\text {M_ovL }}$ | ERROR released. | 31 |  |  | V |
| Battery overvoltage threshold hyst | V M_OV_HY |  | 0.4 | 1 |  | V |
| Battery overvoltage debounce time | V M_OV_DEB |  |  |  | 2 | $\mu \mathrm{S}$ |
| Battery undervoltage threshold high | V M_UVH | Warning on ERROR. |  |  | 6 | V |
| Battery undervoltage threshold low | V ${ }_{\text {M_UVL }}$ | ERROR released. | 5 |  |  | V |
| Battery undervoltage threshold hyst | V $\mathrm{M}_{\text {_ }}$ UVHY |  | 0.2 | 0.5 |  | V |
| Battery undervoltage debounce time | V M_UV_DEB |  |  |  | 10 | $\mu \mathrm{S}$ |
| Power on reset level | $\mathrm{V}_{\text {POR }}$ | Reset released on rising edge of $V_{M}$ while $V_{C c}$ is high. | 3 |  | 4.5 | V |

## Power and Temperature

| Parameter | Symbol | Test Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Overtemperature <br> protection high | $\mathrm{OT}_{\mathrm{H}}$ | Warning on ERROR. | 153 | 166 | 183 | ${ }^{\circ} \mathrm{C}$ |
| Overtemperature <br> protection low | $\mathrm{OT}_{\mathrm{L}}$ | ERROR released. | 123 | 137 | 153 | ${ }^{\circ} \mathrm{C}$ |

## VCC IO Supply Input

| Parameter | Symbol | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VCC operating current | $\mathrm{I}_{\text {c }}$ | Maximum input current includes ERROR current sourcing. |  |  | 20 | mA |
| VCC pull down resistance | $\mathrm{V}_{\text {CC_RPD }}$ |  | 230 | 300 | 370 | K $\Omega$ |
| VCC input voltage | $\mathrm{V}_{\text {cc }}$ | $\mathrm{V}_{\text {cc }}=3.3 \mathrm{~V}$ or 5 V , logic supply. | 3 |  | 5.5 | V |
| VCC input undervoltage high ${ }^{1)}$ | VCC_UV_H | VCC increasing, NFET control is activated. | 2.7 |  | 2.8 | V |
| VCC input undervoltage low | $\mathrm{V}_{\text {cc_uv_L }}$ | $\mathrm{V}_{\text {CC }}$ decreasing, disable NFET control. | 2.6 |  | 2.7 | V |
| VCC input undervoltage hyst | $\mathrm{V}_{\text {CC_UV_HY }}$ |  | 0.07 | 0.1 |  | V |
| VCC sleep voltage high | $\mathrm{V}_{\text {CC_SLEEP_H }}$ | $V_{\text {cc }}$ increasing, out of sleep. | 2.45 |  | 2.6 | V |
| VCC sleep voltage low | $\mathrm{V}_{\text {ç_SLEEP }}$ | $\mathrm{V}_{\text {cc }}$ decreasing, go to sleep. | 1.9 |  | 2 | V |
| VCC sleep voltage hyst | VCC_SLEEP_HY |  | 0.45 | 0.58 |  | V |

${ }^{1)}$ The info $V_{\text {cc_uv_x }}$ is used to disable the control of the external FETs.

| ON-CHIP OSCILLATOR |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | Test Conditions | Min | Typ | Max | Units |
| Charge pump frequency | $\mathrm{F}_{\text {cP }}$ |  | 170 |  | 230 | KHz |
| ERROR PWM frequency fast | $\mathrm{F}_{\text {ERROR_F }}$ |  | 85 |  | 115 | KHz |
| ERROR PWM frequency slow | FERROR_S |  | 10.6 |  | 14.4 | KHz |
| SPI start up pulse duration | $\mathrm{t}_{\text {SPI_SU }}$ | $\begin{array}{\|l\|} \hline \text { EN = Low } \\ \text { BH1/2/3 = low } \\ \text { BL1/2/3 = high } \\ \hline \end{array}$ | $\begin{gathered} 2048 / F \\ \text { OSC } \end{gathered}$ |  | $\begin{gathered} \text { 4096/F } \\ \text { OSC } \end{gathered}$ | Sec |

The charge pump of the TMC6130 can be used with three modes of operation.
Charge Pump / CPMODE=x
(Silicon diodes BAS16, Ccp=1 $\mu$ F,Cboost=1 $\mu \mathrm{F}+$ Creg=4.7 7 F : to be confirmed)

| Parameter | Symbol | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Resistive load from VCP to GND | $\mathrm{R}_{\text {CP_Leak }}$ | $\begin{aligned} & \hline \mathrm{R}_{\text {TYP }}=\text { room temperature } \\ & R_{\text {MIN }}=150 C^{\prime} \\ & \text { (excl. RycP_REG_LEAK) } \\ & \hline \end{aligned}$ | 6 | 8 |  | M $\Omega$ |
| Output slew rate |  |  |  | 100 |  | V/us |
| Charge pump frequency | $\mathrm{F}_{\text {CP }}$ |  | 170 | 200 | 230 | kHz |
| VCP undervoltage (VCP high) | $\mathrm{V}_{\text {CP_UVH }}$ | ERROR released. |  |  | 7.2 | V |
| VCP undervoltage (VCP low) | $\mathrm{V}_{\text {CP_UVL }}$ | Warning on ERROR. | 5.7 |  | 6.7 | V |

Charge Pump / CPMODE=0
(Silicon diodes BAS16, Ccp=1 $\mu$ F,Cboost=1 $\mu \mathrm{F}+$ Creg=4.7 7 F: to be confirmed)

| Parameter | Symbol | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CP Load current on VCP REG | ICP_REG_MODE 0 | $\begin{aligned} & \mathrm{V}_{\text {CP_REG }}>11 \mathrm{~V} \\ & \text { EN_CP }=1 \end{aligned}$ |  |  | 40 | mA |
| Output voltage VCP_REG | $\mathrm{V}_{\text {REG }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{M}}>8 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{reg}}<40 \mathrm{~mA} \end{aligned}$ | 11 | 12 | 13 | V |
| Output voltage VCP REG | $\mathrm{V}_{\text {CP_REG }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{M}}=[7,8] \mathrm{V} \\ & \mathrm{I}_{\text {VCP_REG }}<40 \mathrm{~mA} \end{aligned}$ | 10 |  | 13 | V |
| VCP Undervoltage, (VCP high) | $\mathrm{V}_{\text {CP_UVH }}$ | ERROR released. |  |  | 7.2 | V |
| VCP Undervoltage, (VCP low) | $\mathrm{V}_{\text {CP_UVL }}$ | Warning on ERROR. | 5.7 |  | 6.7 | V |

Charge Pump / CPMODE=1
(Silicon diodes BAS16, Ccp=1 $\mu$ F,Cboost $=1 \mu$ F + Creg=4.7 $\mu$ F: to be confirmed)

| Parameter | Symbol | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CP load current on VCP REG | ICP_REG_MODE 1 | $\begin{aligned} & \mathrm{V}_{\text {REG }}>11 \mathrm{~V} \\ & \mathrm{EN}_{2} \mathrm{CP}=1 \end{aligned}$ |  |  | 20 | mA |
| Reverse polarity NFET gate voltage $\left(V_{C P}-V_{M}\right)$ | $\mathrm{V}_{\text {GS_RFET }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{M}}>7 \\ & \mathrm{I}_{\text {VCP_REG }}<20 \mathrm{~mA} \end{aligned}$ | 5 | 12 | 13 | V |
| Output voltage VCP REG | $\mathrm{V}_{\text {CP_REG }}$ | $\mathrm{I}_{\text {REG }}<20 \mathrm{~mA}$ | 11 | 12 | 13 | V |
| VCP undervoltage, $\left(V_{C P}-V_{M}\right)$ high | $\mathrm{V}_{\text {CP_UVH }}$ | ERROR released. |  |  | 7.2 | V |
| VCP undervoltage, $\left(\mathrm{V}_{\text {CP }}-\mathrm{V}_{\mathrm{M}}\right)$ low | $\mathrm{V}_{\text {CP_UVL }}$ | Warning on ERROR. | 5.7 |  | 6.7 | V |


| VREG Warnings / CPMODE=X |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | Test Conditions | Min | Typ | Max | Units |
| Internal resistive load from $V_{\text {CP Reg }}$ to GND | RycP_reg_leak | $\begin{aligned} & R_{\text {TYP }}=R_{\text {oom }} \\ & R_{\text {MIN }}=150 \mathrm{C} \end{aligned}$ | 0.3 | 0.4 |  | M $\Omega$ |
| VCP_REG overvoltage high | $\mathrm{V}_{\text {CP_REG_OVH }}$ | Warning on ERROR. | 14.2 |  | 16.5 | V |
| VCP_REG overvoltage low | $\mathrm{V}_{\text {CP_REG_ovL }}$ | ERROR released. | 13.5 |  |  | V |
| VCP_REG overvoltage hyst | $\mathrm{V}_{\text {CP_REG_OVHY }}$ |  | 0.7 | 1 |  | V |
| VCP_REG undervoltage high | VCP_REG_UVH | ERROR released. |  |  | 8.1 | V |
| VCP_REG undervoltage low | $\mathrm{V}_{\text {CP_REG_UVL }}$ | Warning on ERROR. | 6.9 |  | 7.8 | V |


| V $_{\text {BATF }}$ |  |  |  |  |  |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Parameter | Symbol | Test Conditions | Min | Typ | Max | Units |
| Internal leakage from <br> VMON to GND | RVmon_leak | Pre-driver is not in sleep <br> mode. |  |  | 20 | $\mu \mathrm{~A}$ |


| Parameter | Symbol | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Driver ON resistance ${ }^{2)}$ | R ${ }_{\text {DR_on }}$ |  |  | 4 | 8 | $\Omega$ |
| Rise time | $\mathrm{t}_{\mathrm{R}}$ | Cload = 1nF, 20\% to 80\% | 6 | 7 | 15 | ns |
| Fall time | $\mathrm{t}_{\mathrm{F}}$ | Cload = 1nF, 80\% to 20\% | 4 | 7 | 15 | ns |
| Pull-up on resistance | Ron_up | $\begin{aligned} & -10 \mathrm{~mA} \mathrm{t}_{\mathrm{J}}=-40 \\ & -10 \mathrm{~mA}, \mathrm{t}_{\mathrm{J}}=150 \end{aligned}$ | 2.4 |  | 6.5 | $\Omega$ |
| Pull down on resistance | Ron_D | $\begin{aligned} & 10 \mathrm{~mA} \mathrm{t}_{\mathrm{j}}=-40 \\ & 10 \mathrm{~mA}, \mathrm{t}_{\mathrm{J}}=150 \end{aligned}$ | 1.5 |  | 5.7 | $\Omega$ |
| Turn on gate drive peak current | $\mathrm{I}_{\mathrm{G} \text { ON }}$ | $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  | -1 | -1.4 | A |
| Turn off gate drive peak current | $\mathrm{I}_{\text {_ OFF }^{\prime}}$ | $\mathrm{V}_{\mathrm{GS}}=12 \mathrm{~V}$ |  | 1 | 1.6 | A |
| Propagation delay | tPD_DRV | From logic input threshold to $2 \mathrm{~V} \mathrm{~V}_{\mathrm{GS}}$ drive output at no load. | 20 |  | 100 | ns |
| Propagation delay matching | tpp_DRVM | Transitions at the different phases at no load condition. | -20 |  | 20 | ns |
| Programmable dead time : <br> asynchronous internal delay between top and bottom FET | $\mathrm{t}_{\text {dead }}$ | $\begin{aligned} & \text { DEAD_TIME[2:0] = } 000 \\ & 001 \\ & 010 \\ & 011 \\ & 100 \\ & 101 \\ & 110 \\ & 111 \\ & \hline \end{aligned}$ | 0.0001 | $\begin{gathered} 0 \\ 0.5 \\ 0.75 \\ 1.0 \\ 1.5 \\ 2.0 \\ 3.0 \\ 6.0 \\ \hline \end{gathered}$ | 0.0002 | $\mu \mathrm{s}$ |
| Dead time tolerance | $\mathrm{t}_{\text {DEAD_TOL }}$ |  | -15 |  | 15 | \% |


| Parameter | Symbol | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Programmable $\mathrm{V}_{\mathrm{DS}}$ monitor voltage | $\mathrm{V}_{\text {DS_MON }}$ |  VDSMON[2:0] $=000:$ <br> disabled <br> 001  <br> 010  <br> 011  <br> 100  <br> 101  <br> 110  <br> 111  | $\begin{gathered} 0.4 \\ 0.6 \\ 0.85 \\ 1.05 \\ 1.25 \\ 1.5 \\ 1.70 \end{gathered}$ | $\begin{gathered} \hline 0.5 \\ 0.75 \\ 1.00 \\ 1.25 \\ 1.50 \\ 1.75 \\ 2.00 \end{gathered}$ | $\begin{gathered} 0.6 \\ 0.9 \\ 1.15 \\ 1.45 \\ 1.75 \\ 2.00 \\ 2.3 \end{gathered}$ | V |
| Programmable $\mathrm{V}_{\mathrm{DS}}$ monitor blanking time: internal delay between GATE signal high and enabling the corresponding $V_{D S}$ monitor | tvos_BL | $\begin{aligned} & \text { VDS_BLANK_TIME[1:0] = } 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ |  | $\begin{gathered} 0.75 \\ 1.5 \\ 3 \\ 6 \end{gathered}$ |  | $\mu \mathrm{s}$ |
| $\mathrm{V}_{\text {DS }}$ blanking time tolerance | tvos_tol |  | -15 |  | 15 | \% |
| Sleep gate discharge resistor | $\mathrm{R}_{\text {SGD }}$ | Internal resistance between FET gate-source pins to switch-off FET. <br> $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ (sleep mode) $V_{G S}=0.5 \mathrm{~V}$ <br> See chapter FET driver during sleep mode. |  |  | 1 | K $\Omega$ |
| $\mathrm{V}_{\text {GS }}$ under voltage monitor | VGS_UV | Warning on ERROR. | TBD |  | 75 | $\% \mathrm{~V}_{\text {REG }}$ |
| PWM frequency | $\mathrm{F}_{\text {PWM }}$ |  | 5 | 20 | 100 | KHz |
| Leakage from VCPx to BMx | $\mathrm{R}_{\text {CP_Leak }}$ | $\begin{aligned} & \text { Typ }=\text { Room } \\ & \text { Min }=150 C \end{aligned}$ | 0.75 | 1 |  | M $\Omega$ |

${ }^{2)}$ The driver on resistance is $<5 \Omega$ at $25^{\circ} \mathrm{C}$. Maximum values correspond with $150^{\circ} \mathrm{C}$.
Logic IO (FET inputs, EN input)

| Parameter | Symbol | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Digital input high voltage | $\mathrm{V}_{\text {IN_DIG_H }}$ | Minimum voltage for input to be treated as logical high |  |  | 70 | \% V cc |
| Digital input low voltage | $\mathrm{V}_{\text {IN_Dig_L }}$ | Maximum voltage for input to be treated as logical low | 30 |  |  | \% $\mathrm{V}_{\text {cc }}$ |
| Input pull-up resistance | $\mathrm{R}_{\text {IN_dig_Pu }}$ | BL1, BL2, BL3 | 90 |  | 410 | K $\Omega$ |
| Input pull-down resistance | RIN_DIG_PD | BH1, BH2, BH3 | 90 |  | 410 | K $\Omega$ |
| Input pull-down resistance | REN_PD | ENABLE | 90 |  | 410 | K $\Omega$ |


| SPI TIMING |  |  | Symbol | Test Conditions | Min | Typ |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Parameter |  | Max | Units |  |  |  |
| SPI initial setup time | tspI_ISU |  |  |  |  | $\mu \mathrm{sec}$ |
| SPI clock frequency | FSPI |  |  |  | 500 | KHz |


| SPI TIMING |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | Test Conditions | Min | Typ | Max | Units |
| Rise/fall times | tsPI_RF | All rise/fall times on CLK, CSB, MISO, MOSI |  |  | 200 | nsec |
| CSB setup time | tcse_su |  | 1 |  |  | $\mu \mathrm{sec}$ |
| CSB high time | $\mathrm{t}_{\text {cSB_H }}$ |  | 2 |  |  | $\mu \mathrm{sec}$ |
| Clock high time | $\mathrm{t}_{\text {CLK_H }}$ |  | 1 |  |  | $\mu \mathrm{sec}$ |
| Clock low time | tclu_L |  | 1 |  |  | $\mu \mathrm{sec}$ |
| Data in setup time | $\mathrm{t}_{\text {DI_SU }}$ |  | 1 |  |  | $\mu \mathrm{sec}$ |
| Data in hold time | toi_h |  | 500 |  |  | $\mu \mathrm{sec}$ |
| Data out ready delay | $\mathrm{t}_{\mathrm{DO} \_} \mathrm{R}$ | Cload at BL1<50pF |  | 500 |  | $\mu \mathrm{sec}$ |
| EEPROM read delay | $\mathrm{tEE}_{\text {E } R D}$ | EE_RD = 1 | 6 |  |  | $\mu \mathrm{sec}$ |
| EEPROM write delay | $\mathrm{t}_{\text {EE_WR }}$ | EE_RD = 1 | 12 |  |  | msec |


| ERROR OUTPUT |  |  |  |  |  |  |  | Symbol | Test Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | $\mathrm{I}_{\text {ERROR_PU }}$ | $\mathrm{V}_{\text {ERROR }}=$ OV | -2.23 |  | -5 | mA |  |  |  |  |  |  |  |
| Pull-up current | $\mathrm{I}_{\text {ERROR_PD }}$ | $\mathrm{V}_{\text {ERROR }}=\mathrm{V}_{\text {CC }}$ | 5 |  | 2.6 | mA |  |  |  |  |  |  |  |
| Pull-down current |  |  |  |  |  |  |  |  |  |  |  |  |  |

## Enable Input

| Parameter | Symbol | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bridge disable propagation delay | ENPR_DEL | From bridge enable EN< $0.2 * \mathrm{~V}_{\mathrm{CC}}$ to $\mathrm{V}_{G S}<0.5 \mathrm{~V}$ with Cload=1nF. |  |  | 1 | $\mu \mathrm{s}$ |

## Current Sense Amplifier

| Parameter | Symbol | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input offset voltage | $\mathrm{V}_{\text {IS_IO }}$ | Input diff. voltage within $+/-100 \mathrm{mV}$; common mode within -0.5... 1.0 V . | -5 |  | 5 | mV |
| Input offset voltage thermal drift | $\mathrm{V}_{\text {IS_IO_TDRIFT }}$ | Input diff. voltage within $+1-100 \mathrm{mV}$; common mode within -0.5... 1.0 V . | -10 |  | 10 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input common mode rejection DC | IS ${ }_{\text {CMR_D }}$ | Input diff. voltage within $+/-100 \mathrm{mV}$; common mode within -0.5 ... 1.0 V . | 60 |  |  | dB |
| Input common mode rejection 1 MHz | IS ${ }_{\text {CMRR_AC }}$ | Input diff. voltage within $+/-100 \mathrm{mV}$; common mode within $0.5 . . .1 .0 \mathrm{~V}$. | 40 |  |  | dB |
| Input power supply rejection DC for VCc supply | ISPSRR_DC | Input diff. voltage within $+/-100 \mathrm{mV}$; common mode within -0.5... 1.0 V | 60 |  |  | dB |
| Input power supply rejection 1 MHz for $\mathrm{V}_{\text {cc }}$ supply | IS PSRR_AC | Input diff. voltage within $+/-100 \mathrm{mV}$; common mode within -0.5... 1.0 V . | 40 |  |  | dB |
| Closed loop gain | $\mathrm{IS}_{\text {GAIN }}$ | Gain is programmable in EEPROM. | -3\% | 8.0 10.3 13.3 17.2 22.2 28.7 37.0 47.8 | +3\% | - |
| Output settling time | $\mathrm{IS}_{\text {SET }}$ | Amplified output to $99 \%$ of final value after input change. |  |  | 1.0 | $\mu s$ |
| Output voltage range high | $\mathrm{V}_{\text {current_max }}$ | Current sense output max level. | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}- \\ & 0.020 \end{aligned}$ |  | $\mathrm{V}_{\text {cc }}$ | V |
| Output voltage range low | $\mathrm{V}_{\text {current_Min }}$ | Current sense output min level. | GND |  | $\begin{gathered} \text { GND } \\ +0.020 \end{gathered}$ | V |
| Output short circuit current to ground | İURRENt_sc | Output current saturation level. |  | 1.4 |  | mA |
| GBW | $\mathrm{IS}_{\text {GBW }}$ |  | 10 |  |  | MHz |
| Output slew rate | $\mathrm{IS}_{\text {SR }}$ |  |  | 40 |  | V/us |
| CM spike recovery | IS ${ }_{\text {cm_rec }}$ | $\begin{aligned} & \text { CM spike }= \pm 1.5 \mathrm{~V} \\ & \text { duration }=250 \mathrm{nsec} \end{aligned}$ |  |  | 730 | nS |
| VREF voltage input | $\mathrm{V}_{\text {REF }}$ |  | 0 |  | 50 | $\% \mathrm{~V}_{\text {cc }}$ |

## 10 Package Mechanical Data

### 10.1 QFN32 Dimensional Drawings

Attention: Drawings not to scale.


Figure 10.1 Dimensional drawings

| Parameter | Ref | Min | Nom | Max |
| :--- | :--- | :--- | :--- | :--- |
| Total thickness | A | 0.80 | 0.85 | 1.00 |
| Standoff | A1 | 0.00 | 0.05 | 0.05 |
| Lead frame thickness | A3 |  | 0.2 |  |
| Lead width | b | 0.18 |  | 0.3 |
| Body size X | D |  | 5.0 |  |
| Body size Y | E |  | 5.0 |  |
| Lead pitch | e |  | 0.5 |  |
| Exposed die pad size X | J | 3.5 |  | 3.7 |
| Exposed die pad size Y | K | 3.5 |  | 3.7 |
| Lead length | L | 0.3 |  | 0.5 |

General tolerance of $D$ and $E$ is $\pm 0.1 \mathrm{~mm}$.
Bottom pin 1 identification may vary depending on supplier.

### 10.2 Package Code

| Device | Package | Temperature range | Code/ Marking |
| :--- | :--- | :--- | :--- |
| TMC6130 | QFN32 (RoHS) | $-40^{\circ}$ to $+125^{\circ} \mathrm{C}$ | TMC6130-LA |

## 11 Disclaimer

TRINAMIC Motion Control $\mathrm{GmbH} \&$ Co. KG does not authorize or warrant any of its products for use in life support systems, without the specific written consent of TRINAMIC Motion Control GmbH \& Co. KG. Life support systems are equipment intended to support or sustain life, and whose failure to perform, when properly used in accordance with instructions provided, can be reasonably expected to result in personal injury or death.

Information given in this data sheet is believed to be accurate and reliable. However no responsibility is assumed for the consequences of its use nor for any infringement of patents or other rights of third parties which may result from its use.

Specifications are subject to change without notice.
All trademarks used are property of their respective owners.

## 12 ESD Sensitive Device

The TMC6130 is an ESD-sensitive CMOS device and sensitive to electrostatic discharge. Take special care to use adequate grounding of personnel and machines in manual handling. After soldering the devices to the board, ESD requirements are more relaxed. Failure to do so can result in defects or decreased reliability.


Note: In a modern SMD manufacturing process, ESD voltages well below 100 V are standard. A major source for ESD is hot-plugging the motor during operation. As the power MOSFETs are discrete devices, the device in fact is very rugged concerning any ESD event on the motor outputs. All other connections are typically protected due to external circuitry on the $P C B$.

## 13 Table of Figures

Figure 1.1 Block diagram and principle operation circuit................................................................................... 4
Figure 1.2 Application example for +12V DC.............................................................................................. 5
Figure 1.3 Application example for +24 V DC. .. 5

Figure 1.5 Supply connectinons 7
Figure 1.6 Gate driver connections .....  7
Figure 1.7 Digital IO connections .....  7
Figure 1.8 Amplifier connections .....  7
Figure 2.1 TMC6130 pin assignments. .....  8
Figure 3.1 Power supply systems: CPMODE $=0$ and CPMODE $=1$ ..... 10
Figure 4.1 ERROR handshake protocol. ..... 13
Figure 4.2 ERROR output ..... 14
Figure 7.1 Fet driver during sleep mode: BMx is kept low with HSx through the internal body diode of the TMC6130. ..... 20
Figure 10.1 Dimensional drawings ..... 29

## 14 Revision History

| Version | Date | Author <br> SD - Sonja Dwersteg | Description |
| :--- | :--- | :--- | :--- |
| 0.9 | 2014-MAR-10 | SD | Initial version; preliminary. |

## 15 References

[TMC6130-EVAL] TMC6130-EVAL Manual
Please refer to our web page http://www.trinamic.com.

